Section number Title Page
28.1.1 ADC0 connections/channel assignment.........................................................................................................377
28.1.2 ADC analog supply and reference connections............................................................................................. 378
28.1.3 ADC Reference Options................................................................................................................................ 378
28.1.4 Alternate clock............................................................................................................................................... 379
28.2 Introduction...................................................................................................................................................................379
28.2.1 Features.......................................................................................................................................................... 379
28.2.2 Block diagram................................................................................................................................................380
28.3 ADC signal descriptions............................................................................................................................................... 381
28.3.1 Analog Power (VDDA)................................................................................................................................. 382
28.3.2 Analog Ground (VSSA).................................................................................................................................382
28.3.3 Analog Channel Inputs (ADx)....................................................................................................................... 382
28.4 Memory map and register definitions...........................................................................................................................382
28.4.1
ADC Status and Control Registers 1 (ADCx_SC1n).....................................................................................383
28.4.2
ADC Configuration Register 1 (ADCx_CFG1).............................................................................................387
28.4.3
ADC Configuration Register 2 (ADCx_CFG2).............................................................................................388
28.4.4
ADC Data Result Register (ADCx_Rn).........................................................................................................389
28.4.5
Compare Value Registers (ADCx_CVn)....................................................................................................... 390
28.4.6
Status and Control Register 2 (ADCx_SC2)..................................................................................................391
28.4.7
Status and Control Register 3 (ADCx_SC3)..................................................................................................393
28.4.8
ADC Offset Correction Register (ADCx_OFS).............................................................................................395
28.4.9
ADC Plus-Side Gain Register (ADCx_PG)...................................................................................................395
28.4.10
ADC Plus-Side General Calibration Value Register (ADCx_CLPD)........................................................... 396
28.4.11
ADC Plus-Side General Calibration Value Register (ADCx_CLPS)............................................................396
28.4.12
ADC Plus-Side General Calibration Value Register (ADCx_CLP4)............................................................ 397
28.4.13
ADC Plus-Side General Calibration Value Register (ADCx_CLP3)............................................................ 397
28.4.14
ADC Plus-Side General Calibration Value Register (ADCx_CLP2)............................................................ 398
28.4.15
ADC Plus-Side General Calibration Value Register (ADCx_CLP1)............................................................ 398
28.4.16
ADC Plus-Side General Calibration Value Register (ADCx_CLP0)............................................................ 399
28.5 Functional description...................................................................................................................................................399
KL03 Sub-Family Reference Manual, Rev. 5, July, 2017
NXP Semiconductors 17