NXP MWCT2xx3A Reference guide

Type
Reference guide
MWCT2xx3A Reference Manual
Supports MWCT2013A, MWCT20C3A and MWCT22C3A
Document Number: MWCT2XX3ARM
Rev. 0, 07/2020
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
2 NXP Semiconductors
Contents
Section number Title Page
Chapter 1
About This Document
1.1 Overview.......................................................................................................................................................................53
1.1.1 Purpose...........................................................................................................................................................53
1.1.2 Audience........................................................................................................................................................ 53
1.2 Conventions.................................................................................................................................................................. 53
1.2.1 Numbering systems........................................................................................................................................53
1.2.2 Typographic notation..................................................................................................................................... 54
1.2.3 Special terms..................................................................................................................................................54
Chapter 2
Introduction
2.1 Target Applications.......................................................................................................................................................55
2.2 System Block Diagram................................................................................................................................................. 55
2.3 Product Family..............................................................................................................................................................57
Chapter 3
Chip Configuration
3.1 Introduction...................................................................................................................................................................59
3.2 Digital Signal Controller (DSC) Core Configuration...................................................................................................59
3.3 System modules............................................................................................................................................................ 60
3.3.1 System Integration Module (SIM) Configuration..........................................................................................60
3.3.2 MCM Configuration...................................................................................................................................... 61
3.3.3 Inter-Peripheral Crossbar Switch (XBAR) Configuration.............................................................................62
3.3.3.1 Number of inputs and outputs....................................................................................................62
3.3.3.2 XBARA Inputs...........................................................................................................................62
3.3.3.3 XBARA Outputs........................................................................................................................64
3.3.4 Interrupt Controller (INTC) Configuration....................................................................................................66
3.3.4.1 Reset/Interrupt Vector Table......................................................................................................66
3.3.5 DMA Controller Configuration..................................................................................................................... 76
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 3
Section number Title Page
3.3.5.1 eDMA and DMAMUX.............................................................................................................. 77
3.3.6 Power Management Controller (PMC) Configuration...................................................................................80
3.4 Clock Modules..............................................................................................................................................................81
3.4.1 On-Chip Clock Synthesis (OCCS) Configuration......................................................................................... 81
3.5 Memories and Memory Interfaces................................................................................................................................81
3.5.1 Flash Memory Controller (FMC) Configuration........................................................................................... 81
3.5.2 Flash Memory Configuration.........................................................................................................................82
3.5.2.1 Flash memory types and terminology........................................................................................83
3.5.2.2 FTFE_FOPT Register................................................................................................................ 83
3.6 Security and Integrity....................................................................................................................................................83
3.6.1 Computer Operating Properly (COP) Module Configuration........................................................................83
3.6.1.1 WCOP low power clocks...........................................................................................................84
3.6.2 External Watchdog Monitor (EWM) Configuration......................................................................................84
3.6.2.1 EWM low power clocks.............................................................................................................85
3.6.2.2 EWM_OUT pin state in Low Power Modes..............................................................................85
3.6.3 Cyclic Redundancy Check (CRC) Configuration..........................................................................................86
3.7 Analog...........................................................................................................................................................................86
3.7.1 Cyclic Analog-to-Digital Converter (ADC) Configuration...........................................................................86
3.7.1.1 Cyclic ADC Instantiation...........................................................................................................87
3.7.1.2 Cyclic ADC SYNC Signal Connections....................................................................................87
3.7.1.3 Cyclic ADC and PWM Connections......................................................................................... 87
3.7.2 Comparator (CMP) Configuration.................................................................................................................88
3.7.2.1 Comparator Channel Assignments.............................................................................................88
3.7.2.2 Comparator Voltage References................................................................................................ 89
3.7.3 12-bit Digital-to-Analog Converter (DAC) Configuration............................................................................89
3.8 Timers and PWM..........................................................................................................................................................90
3.8.1 PWM Configuration.......................................................................................................................................90
3.8.1.1 PWM auxiliary signals and analog inputs..................................................................................91
3.8.2 PIT Configuration.......................................................................................................................................... 91
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
4 NXP Semiconductors
Section number Title Page
3.8.2.1 PIT low power clocks................................................................................................................ 92
3.8.2.2 PIT master/slave selection......................................................................................................... 92
3.8.3 TMR Configuration........................................................................................................................................93
3.9 Communication interfaces............................................................................................................................................ 93
3.9.1 CAN Configuration........................................................................................................................................93
3.9.1.1 FlexCAN glitch filter................................................................................................................. 94
3.9.1.2 FlexCAN3 Supervisor Mode..................................................................................................... 94
3.9.2 Serial Peripheral Interface (SPI) Configuration.............................................................................................95
3.9.3 Inter-Integrated Circuit (I2C) Configuration................................................................................................. 95
3.9.3.1 I2C module address matching to wake the device from stop mode...........................................96
3.9.4 SCI Configuration..........................................................................................................................................97
3.10 Human-machine interfaces (HMI)................................................................................................................................97
3.10.1 GPIO Configuration.......................................................................................................................................97
3.10.1.1 GPIO Port D[4:0] configuration................................................................................................ 98
3.10.1.2 GPIO unbonded pads................................................................................................................. 99
Chapter 4
Memory Map
4.1 Introduction...................................................................................................................................................................101
4.2 Program/Data Memory Maps....................................................................................................................................... 101
4.3 Core and System Peripheral Memory Map...................................................................................................................103
4.4 Slave Peripheral Memory Map..................................................................................................................................... 103
Chapter 5
Clock Distribution
5.1 Overview.......................................................................................................................................................................107
5.2 Clock Distribution.........................................................................................................................................................107
Chapter 6
ROM Bootloader
6.1 Chip-specific Information.............................................................................................................................................111
6.1.1 Bootloader Peripheral Pinmux.......................................................................................................................111
6.1.2 Bootloader Memory Access...........................................................................................................................112
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 5
Section number Title Page
6.2 Introduction...................................................................................................................................................................112
6.3 Functional Description..................................................................................................................................................114
6.3.1 The Bootloader Configuration Area (BCA)...................................................................................................114
6.3.2 Start-up Process..............................................................................................................................................116
6.3.3 Bootloader Protocol....................................................................................................................................... 119
6.3.3.1 Command with no data phase.................................................................................................... 119
6.3.3.2 Command with incoming data phase.........................................................................................120
6.3.3.3 Command with outgoing data phase..........................................................................................121
6.3.4 Bootloader Packet Types............................................................................................................................... 123
6.3.4.1 Ping packet.................................................................................................................................123
6.3.4.2 Ping Response Packet................................................................................................................ 124
6.3.4.3 Framing Packet.......................................................................................................................... 124
6.3.4.4 Command packet........................................................................................................................126
6.3.4.5 Data packet.................................................................................................................................128
6.3.4.6 Response packet.........................................................................................................................128
6.3.5 Bootloader Command API.............................................................................................................................130
6.3.5.1 ReliableUpdate command..........................................................................................................131
6.3.5.2 Execute command......................................................................................................................132
6.3.5.3 Reset command..........................................................................................................................133
6.3.5.4 GetProperty command............................................................................................................... 134
6.3.5.5 FlashEraseAll command............................................................................................................ 136
6.3.5.6 FlashEraseRegion command......................................................................................................137
6.3.5.7 FlashEraseAllUnsecure command............................................................................................. 139
6.3.5.8 FlashProgramOnce command....................................................................................................140
6.3.5.9 FlashReadOnce command..........................................................................................................142
6.3.5.10 FlashReadResource command................................................................................................... 144
6.3.5.11 FlashSecurityDisable command.................................................................................................146
6.3.5.12 WriteMemory command............................................................................................................148
6.3.5.13 ReadMemory command.............................................................................................................150
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
6 NXP Semiconductors
Section number Title Page
6.3.6 Bootloader Exit state......................................................................................................................................152
6.4 Peripherals Supported................................................................................................................................................... 152
6.4.1 I2C Peripheral................................................................................................................................................ 152
6.4.2 UART Peripheral........................................................................................................................................... 154
6.4.3 FlexCAN Peripheral.......................................................................................................................................157
6.5 Get/SetProperty Command Properties..........................................................................................................................159
6.5.1 Property Definitions.......................................................................................................................................159
6.5.1.1 CurrentVersion Property............................................................................................................160
6.5.1.2 AvailablePeripherals Property................................................................................................... 160
6.5.1.3 AvailableCommands Property................................................................................................... 160
6.6 Verifying the application in flash using CRC-32......................................................................................................... 161
6.7 Bootloader Status Error Codes......................................................................................................................................162
6.8 ROM flash driver API...................................................................................................................................................163
6.8.1 Introduction....................................................................................................................................................163
6.8.2 Struct of FlashDriverInterface....................................................................................................................... 163
6.8.3 Details of structs.............................................................................................................................................164
6.8.4 Flash Driver APIs...........................................................................................................................................166
6.8.5 Integrate flash driver API to user project.......................................................................................................167
Chapter 7
Power Management
7.1 Overview.......................................................................................................................................................................169
7.2 Architecture...................................................................................................................................................................169
7.3 External Supplies and Regulation.................................................................................................................................170
7.4 User Power Management Methods...............................................................................................................................170
Chapter 8
Signal Multiplexing and Signal Descriptions
8.1 Signal Multiplexing and Pin Assignments....................................................................................................................173
8.2 Pinout diagrams............................................................................................................................................................ 176
Chapter 9
Memory Resource Protection (MRP)
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 7
Section number Title Page
9.1 Overview.......................................................................................................................................................................179
9.2 Features.........................................................................................................................................................................180
9.3 Operation.......................................................................................................................................................................180
9.4 Programming Model Overview.................................................................................................................................... 184
9.5 Memory Resource Protection Restrictions................................................................................................................... 184
9.6 Base Address Setup.......................................................................................................................................................184
9.7 Programming Example................................................................................................................................................. 186
Chapter 10
Miscellaneous Control Module (MCM)
10.1 Introduction...................................................................................................................................................................189
10.1.1 Features.......................................................................................................................................................... 189
10.2 Memory Map/Register Descriptions.............................................................................................................................190
10.2.1 Crossbar switch (AXBS) slave configuration (MCM_PLASC)....................................................................191
10.2.2 Crossbar switch (AXBS) master configuration (MCM_PLAMC)................................................................ 191
10.2.3 Core control register (MCM_CPCR).............................................................................................................192
10.2.4 Core fault address register (MCM_CFADR).................................................................................................194
10.2.5 Core fault attributes register (MCM_CFATR).............................................................................................. 195
10.2.6 Core fault location register (MCM_CFLOC)................................................................................................ 196
10.2.7 Core fault interrupt enable register (MCM_CFIER)......................................................................................196
10.2.8 MCM interrupt status register (MCM_CFISR)............................................................................................. 197
10.2.9 Core fault data register (MCM_CFDTR).......................................................................................................198
10.2.10 Resource Protection Control Register (MCM_RPCR).................................................................................. 198
10.2.11 User Flash Base Address Register (MCM_UFLASHBAR)..........................................................................199
10.2.12 User Program RAM Base Address Register (MCM_UPRAMBAR)............................................................ 200
10.2.13 User Boot ROM Base Address Register (MCM_UBROMBAR)..................................................................200
10.2.14 Resource Protection Other Stack Pointer (MCM_SRPOSP).........................................................................201
10.2.15 Memory Protection Illegal PC (MCM_SRPIPC)...........................................................................................201
10.2.16 Resource Protection Misaligned PC (MCM_SRPMPC)............................................................................... 203
10.3 Functional Description..................................................................................................................................................204
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
8 NXP Semiconductors
Section number Title Page
10.3.1 Core Data Fault Recovery Registers..............................................................................................................204
Chapter 11
System Integration Module (SIM)
11.1 Introduction...................................................................................................................................................................205
11.1.1 Overview........................................................................................................................................................205
11.1.2 Features.......................................................................................................................................................... 205
11.1.3 Modes of Operation....................................................................................................................................... 206
11.2 Memory Map and Register Descriptions...................................................................................................................... 207
11.2.1 Control Register (SIM_CTRL)...................................................................................................................... 208
11.2.2 Reset Status Register (SIM_RSTAT)............................................................................................................ 211
11.2.3 Software Control Register (SIM_SCR0)....................................................................................................... 212
11.2.4 Software Control Register (SIM_SCR1)....................................................................................................... 212
11.2.5 Software Control Register (SIM_SCR2)....................................................................................................... 213
11.2.6 Software Control Register (SIM_SCR3)....................................................................................................... 213
11.2.7 Most Significant Half of JTAG ID (SIM_MSHID).......................................................................................214
11.2.8 Least Significant Half of JTAG ID (SIM_LSHID)....................................................................................... 215
11.2.9 Power Control Register (SIM_PWR)............................................................................................................ 216
11.2.10 Clock Output Select Register (SIM_CLKOUT)............................................................................................217
11.2.11 Peripheral Clock Rate Register (SIM_PCR)..................................................................................................219
11.2.12 Peripheral Clock Enable Register 0 (SIM_PCE0)......................................................................................... 220
11.2.13 Peripheral Clock Enable Register 1 (SIM_PCE1)......................................................................................... 222
11.2.14 Peripheral Clock Enable Register 2 (SIM_PCE2)......................................................................................... 224
11.2.15 Peripheral Clock Enable Register 3 (SIM_PCE3)......................................................................................... 226
11.2.16 Peripheral Clock STOP Disable Register 0 (SIM_SD0)............................................................................... 227
11.2.17 Peripheral Clock STOP Disable Register 1 (SIM_SD1)............................................................................... 230
11.2.18 Peripheral Clock STOP Disable Register 2 (SIM_SD2)............................................................................... 232
11.2.19 Peripheral Clock STOP Disable Register 3 (SIM_SD3)............................................................................... 234
11.2.20 I/O Short Address Location Register (SIM_IOSAHI)...................................................................................236
11.2.21 I/O Short Address Location Register (SIM_IOSALO)..................................................................................237
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 9
Section number Title Page
11.2.22 Protection Register (SIM_PROT)..................................................................................................................238
11.2.23 GPIOA LSBs Peripheral Select Register (SIM_GPSAL)..............................................................................240
11.2.24 GPIOA MSBs Peripheral Select Register (SIM_GPSAH)............................................................................241
11.2.25 GPIOB LSBs Peripheral Select Register (SIM_GPSBL)..............................................................................242
11.2.26 GPIOB MSBs Peripheral Select Register (SIM_GPSBH)............................................................................ 242
11.2.27 GPIOC LSBs Peripheral Select Register (SIM_GPSCL)..............................................................................243
11.2.28 GPIOC MSBs Peripheral Select Register (SIM_GPSCH)............................................................................ 244
11.2.29 GPIOD LSBs Peripheral Select Register (SIM_GPSDL)..............................................................................245
11.2.30 GPIOE LSBs Peripheral Select Register (SIM_GPSEL).............................................................................. 246
11.2.31 GPIOE MSBs Peripheral Select Register (SIM_GPSEH).............................................................................247
11.2.32 GPIOF LSBs Peripheral Select Register (SIM_GPSFL)...............................................................................248
11.2.33 GPIOF MSBs Peripheral Select Register (SIM_GPSFH)............................................................................. 249
11.2.34 GPIOG LSBs Peripheral Select Register (SIM_GPSGL)..............................................................................251
11.2.35 GPIOG MSBs Peripheral Select Register (SIM_GPSGH)............................................................................252
11.2.36 Internal Peripheral Select Register 0 (SIM_IPS0)......................................................................................... 253
11.2.37 Miscellaneous Register 0 (SIM_MISC0).......................................................................................................256
11.2.38 Peripheral Software Reset Register 0 (SIM_PSWR0)...................................................................................257
11.2.39 Peripheral Software Reset Register 1 (SIM_PSWR1)...................................................................................258
11.2.40 Peripheral Software Reset Register 2 (SIM_PSWR2)...................................................................................260
11.2.41 Peripheral Software Reset Register 3 (SIM_PSWR3)...................................................................................261
11.2.42 Power Mode Register (SIM_PWRMODE)....................................................................................................262
11.2.43 Non-Volatile Memory Option Register 6 (Low) (SIM_NVMOPT6_LOW).................................................263
11.2.44 PWM Select Register (SIM_PWM_SEL)......................................................................................................264
11.2.45 ADC and TMR Select Register (SIM_ADC_TMR_SEL).............................................................................266
11.2.46 Boot Mode Override Register (SIM_BOOT_MODE_OVERRIDE)............................................................ 267
11.3 Functional Description..................................................................................................................................................268
11.3.1 Clock Generation Overview...........................................................................................................................268
11.3.2 Power-Down Modes Overview......................................................................................................................268
11.3.3 STOP and WAIT Mode Disable Function.....................................................................................................270
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
10 NXP Semiconductors
Section number Title Page
11.4 Resets............................................................................................................................................................................271
11.5 Clocks........................................................................................................................................................................... 271
11.6 Interrupts.......................................................................................................................................................................271
Chapter 12
Interrupt Controller (INTC)
12.1 Introduction...................................................................................................................................................................273
12.1.1 References......................................................................................................................................................273
12.1.2 Features.......................................................................................................................................................... 273
12.1.3 Modes of Operation....................................................................................................................................... 273
12.1.4 Block Diagram............................................................................................................................................... 274
12.2 Memory Map and Registers..........................................................................................................................................275
12.2.1 Interrupt Priority Register 0 (INTC_IPR0)....................................................................................................276
12.2.2 Interrupt Priority Register 1 (INTC_IPR1)....................................................................................................277
12.2.3 Interrupt Priority Register 2 (INTC_IPR2)....................................................................................................279
12.2.4 Interrupt Priority Register 3 (INTC_IPR3)....................................................................................................280
12.2.5 Interrupt Priority Register 4 (INTC_IPR4)....................................................................................................282
12.2.6 Interrupt Priority Register 5 (INTC_IPR5)....................................................................................................284
12.2.7 Interrupt Priority Register 6 (INTC_IPR6)....................................................................................................285
12.2.8 Interrupt Priority Register 7 (INTC_IPR7)....................................................................................................287
12.2.9 Interrupt Priority Register 8 (INTC_IPR8)....................................................................................................288
12.2.10 Interrupt Priority Register 9 (INTC_IPR9)....................................................................................................290
12.2.11 Interrupt Priority Register 10 (INTC_IPR10)................................................................................................292
12.2.12 Interrupt Priority Register 11 (INTC_IPR11)................................................................................................293
12.2.13 Interrupt Priority Register 12 (INTC_IPR12)................................................................................................294
12.2.14 Vector Base Address Register (INTC_VBA)................................................................................................ 296
12.2.15 Fast Interrupt 0 Match Register (INTC_FIM0)............................................................................................. 296
12.2.16 Fast Interrupt 0 Vector Address Low Register (INTC_FIVAL0)..................................................................297
12.2.17 Fast Interrupt 0 Vector Address High Register (INTC_FIVAH0)................................................................ 297
12.2.18 Fast Interrupt 1 Match Register (INTC_FIM1)............................................................................................. 298
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 11
Section number Title Page
12.2.19 Fast Interrupt 1 Vector Address Low Register (INTC_FIVAL1)..................................................................298
12.2.20 Fast Interrupt 1 Vector Address High Register (INTC_FIVAH1)................................................................ 299
12.2.21 IRQ Pending Register 0 (INTC_IRQP0)....................................................................................................... 299
12.2.22 IRQ Pending Register 1 (INTC_IRQP1)....................................................................................................... 300
12.2.23 IRQ Pending Register 2 (INTC_IRQP2)....................................................................................................... 300
12.2.24 IRQ Pending Register 3 (INTC_IRQP3)....................................................................................................... 301
12.2.25 IRQ Pending Register 4 (INTC_IRQP4)....................................................................................................... 301
12.2.26 IRQ Pending Register 5 (INTC_IRQP5)....................................................................................................... 302
12.2.27 IRQ Pending Register 6 (INTC_IRQP6)....................................................................................................... 302
12.2.28 Control Register (INTC_CTRL)....................................................................................................................303
12.3 Functional Description..................................................................................................................................................304
12.3.1 Normal Interrupt Handling.............................................................................................................................304
12.3.2 Interrupt Nesting............................................................................................................................................ 304
12.3.3 Fast Interrupt Handling.................................................................................................................................. 305
12.4 Interrupts.......................................................................................................................................................................305
Chapter 13
Enhanced Direct Memory Access (eDMA)
13.1 Introduction...................................................................................................................................................................307
13.1.1 eDMA system block diagram........................................................................................................................ 307
13.1.2 Block parts..................................................................................................................................................... 308
13.1.3 Features.......................................................................................................................................................... 309
13.2 Modes of operation....................................................................................................................................................... 310
13.3 Memory map/register definition................................................................................................................................... 311
13.3.1 TCD memory................................................................................................................................................. 311
13.3.2 TCD initialization.......................................................................................................................................... 311
13.3.3 TCD structure.................................................................................................................................................311
13.3.4 Reserved memory and bit fields.....................................................................................................................312
13.3.5 DMA register descriptions.............................................................................................................................312
13.3.5.1 DMA Memory map....................................................................................................................312
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
12 NXP Semiconductors
Section number Title Page
13.3.5.2 Control Register (CR)................................................................................................................ 314
13.3.5.3 Error Status Register (ES)..........................................................................................................317
13.3.5.4 Enable Request Register (ERQ).................................................................................................319
13.3.5.5 Enable Error Interrupt Register (EEI)........................................................................................320
13.3.5.6 Clear Enable Error Interrupt Register (CEEI)............................................................................321
13.3.5.7 Set Enable Error Interrupt Register (SEEI)................................................................................323
13.3.5.8 Clear Enable Request Register (CERQ).................................................................................... 324
13.3.5.9 Set Enable Request Register (SERQ)........................................................................................ 325
13.3.5.10 Clear DONE Status Bit Register (CDNE)................................................................................. 326
13.3.5.11 Set START Bit Register (SSRT)............................................................................................... 327
13.3.5.12 Clear Error Register (CERR)..................................................................................................... 329
13.3.5.13 Clear Interrupt Request Register (CINT)...................................................................................330
13.3.5.14 Interrupt Request Register (INT)............................................................................................... 331
13.3.5.15 Error Register (ERR)................................................................................................................. 332
13.3.5.16 Hardware Request Status Register (HRS)................................................................................. 334
13.3.5.17 Enable Asynchronous Request in Stop Register (EARS)..........................................................335
13.3.5.18 Channel Priority Register (DCHPRI3 - DCHPRI0).................................................................. 337
13.3.5.19 TCD Source Address (TCD0_SADDR - TCD3_SADDR)....................................................... 338
13.3.5.20 TCD Signed Source Address Offset (TCD0_SOFF - TCD3_SOFF)........................................ 339
13.3.5.21 TCD Transfer Attributes (TCD0_ATTR - TCD3_ATTR)........................................................ 339
13.3.5.22 TCD Signed Minor Loop Offset (Minor Loop Mapping Enabled and Offset Disabled)
(TCD0_NBYTES_MLOFFNO - TCD3_NBYTES_MLOFFNO)............................................ 340
13.3.5.23 TCD Signed Minor Loop Offset (Minor Loop Mapping and Offset Enabled) (TCD0_NBY
TES_MLOFFYES - TCD3_NBYTES_MLOFFYES)...............................................................342
13.3.5.24 TCD Minor Byte Count (Minor Loop Mapping Disabled) (TCD0_NBYTES_MLNO -
TCD3_NBYTES_MLNO).........................................................................................................343
13.3.5.25 TCD Last Source Address Adjustment (TCD0_SLAST - TCD3_SLAST).............................. 345
13.3.5.26 TCD Destination Address (TCD0_DADDR - TCD3_DADDR)...............................................346
13.3.5.27 TCD Signed Destination Address Offset (TCD0_DOFF - TCD3_DOFF)................................346
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 13
Section number Title Page
13.3.5.28 TCD Current Minor Loop Link, Major Loop Count (Channel Linking Disabled) (TCD0_
CITER_ELINKNO - TCD3_CITER_ELINKNO).................................................................... 347
13.3.5.29 TCD Current Minor Loop Link, Major Loop Count (Channel Linking Enabled) (TCD0_CIT
ER_ELINKYES - TCD3_CITER_ELINKYES)....................................................................... 348
13.3.5.30 TCD Last Destination Address Adjustment/Scatter Gather Address (TCD0_DLASTSGA -
TCD3_DLASTSGA)................................................................................................................. 350
13.3.5.31 TCD Control and Status (TCD0_CSR - TCD3_CSR)...............................................................351
13.3.5.32 TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Enabled) (TCD0_
BITER_ELINKYES - TCD3_BITER_ELINKYES).................................................................353
13.3.5.33 TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Disabled) (TCD0_
BITER_ELINKNO - TCD3_BITER_ELINKNO).................................................................... 354
13.4 Functional description...................................................................................................................................................356
13.4.1 eDMA basic data flow................................................................................................................................... 356
13.4.2 Fault reporting and handling..........................................................................................................................359
13.4.3 Channel preemption....................................................................................................................................... 362
13.5 Initialization/application information........................................................................................................................... 362
13.5.1 eDMA initialization....................................................................................................................................... 362
13.5.2 Programming errors....................................................................................................................................... 364
13.5.3 Arbitration mode considerations....................................................................................................................365
13.5.3.1 Fixed channel arbitration........................................................................................................... 365
13.5.3.2 Round-robin channel arbitration................................................................................................ 365
13.5.4 Performing DMA transfers............................................................................................................................ 365
13.5.4.1 Single request.............................................................................................................................365
13.5.4.2 Multiple requests........................................................................................................................367
13.5.4.3 Using the modulo feature...........................................................................................................369
13.5.5 Monitoring transfer descriptor status............................................................................................................. 369
13.5.5.1 Testing for minor loop completion............................................................................................ 369
13.5.5.2 Reading the transfer descriptors of active channels...................................................................370
13.5.5.3 Checking channel preemption status..........................................................................................371
13.5.6 Channel Linking.............................................................................................................................................371
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
14 NXP Semiconductors
Section number Title Page
13.5.7 Dynamic programming.................................................................................................................................. 372
13.5.7.1 Dynamically changing the channel priority...............................................................................372
13.5.7.2 Dynamic channel linking........................................................................................................... 373
13.5.7.3 Dynamic scatter/gather.............................................................................................................. 373
13.5.8 Suspend/resume a DMA channel with active hardware service requests......................................................376
13.5.8.1 Suspend an active DMA channel...............................................................................................376
13.5.8.2 Resume a DMA channel............................................................................................................ 376
Chapter 14
DMA Channel Multiplexer (DMAMUX)
14.1 Introduction...................................................................................................................................................................379
14.1.1 Overview........................................................................................................................................................379
14.1.2 Features.......................................................................................................................................................... 380
14.1.3 Modes of operation........................................................................................................................................ 380
14.2 Memory map/register definition................................................................................................................................... 380
14.2.1 DMAMUX register descriptions....................................................................................................................380
14.2.1.1 DMAMUX memory map...........................................................................................................380
14.2.1.2 Channel Configuration register (CHCFG0 - CHCFG3)............................................................ 381
14.3 Functional description...................................................................................................................................................382
14.3.1 Always-enabled DMA sources...................................................................................................................... 382
14.3.2 DMA sources with cancel_rewind capability................................................................................................ 384
14.4 Initialization/application information........................................................................................................................... 384
14.4.1 Reset...............................................................................................................................................................384
14.4.2 Enabling and configuring sources..................................................................................................................384
Chapter 15
Power Management Controller (PMC)
15.1 Introduction...................................................................................................................................................................387
15.1.1 Overview........................................................................................................................................................387
15.1.2 Features.......................................................................................................................................................... 387
15.1.3 Modes of Operation....................................................................................................................................... 388
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 15
Section number Title Page
15.1.4 Block Diagram............................................................................................................................................... 389
15.2 Memory Map and Register Descriptions...................................................................................................................... 390
15.2.1 Control Register (PMC_CTRL).....................................................................................................................391
15.2.2 Status Register (PMC_STS)...........................................................................................................................392
15.3 Functional Description..................................................................................................................................................394
15.4 Resets............................................................................................................................................................................395
15.5 Clocks........................................................................................................................................................................... 395
15.6 Interrupts.......................................................................................................................................................................396
Chapter 16
Event Generator (EVTG)
16.1 About this module.........................................................................................................................................................397
16.1.1 Introduction....................................................................................................................................................397
16.1.2 Features.......................................................................................................................................................... 397
16.1.3 Block diagram................................................................................................................................................398
16.2 Signals...........................................................................................................................................................................398
16.3 Memory Map and register definition............................................................................................................................ 399
16.3.1 EVTG register descriptions............................................................................................................................399
16.3.1.1 EVTG memory map...................................................................................................................399
16.3.1.2 AOI0 Boolean Function Term 0 and 1 Configuration Register (EVTG0_AOI0_BFT01 -
EVTG3_AOI0_BFT01)............................................................................................................. 400
16.3.1.3 AOI0 Boolean Function Term 2 and 3 Configuration Register (EVTG0_AOI0_BFT23 -
EVTG3_AOI0_BFT23)............................................................................................................. 402
16.3.1.4 AOI1 Boolean Function Term 0 and 1 Configuration Register (EVTG0_AOI1_BFT01 -
EVTG3_AOI1_BFT01)............................................................................................................. 404
16.3.1.5 AOI1 Boolean Function Term 2 and 3 Configuration Register (EVTG0_AOI1_BFT23 -
EVTG3_AOI1_BFT23)............................................................................................................. 406
16.3.1.6 Control/Status Register (EVTG0_CTRL - EVTG3_CTRL)..................................................... 408
16.3.1.7 AOI0 Input Filter Register (EVTG0_AOI0_FILT - EVTG3_AOI0_FILT)..............................409
16.3.1.8 AOI1 Input Filter Register (EVTG0_AOI1_FILT - EVTG3_AOI1_FILT)..............................410
16.4 Functional description...................................................................................................................................................411
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
16 NXP Semiconductors
Section number Title Page
16.4.1 Configuration Examples for AOI Combinational function............................................................................411
16.4.2 Input Sync and Filter Logic Description .......................................................................................................413
16.4.3 Flip-Flop mode configuration........................................................................................................................ 414
16.4.3.1 Bypass Mode..............................................................................................................................414
16.4.3.2 RS Trigger Mode....................................................................................................................... 415
16.4.3.3 T-FF Mode................................................................................................................................. 416
16.4.3.4 D-FF Mode.................................................................................................................................417
16.4.3.5 JK-FF Mode............................................................................................................................... 418
16.4.3.6 Latch Mode................................................................................................................................ 419
16.4.4 EVTG Timing Between Inputs and Outputs..................................................................................................420
Chapter 17
Inter-Peripheral Crossbar Switch (XBAR)
17.1 Introduction...................................................................................................................................................................423
17.1.1 Overview........................................................................................................................................................423
17.1.2 Features.......................................................................................................................................................... 423
17.1.3 Modes of Operation....................................................................................................................................... 424
17.1.4 Block Diagram............................................................................................................................................... 424
17.2 Signal Descriptions.......................................................................................................................................................425
17.2.1 XBAR_OUT[0:NUM_OUT-1] - MUX Outputs........................................................................................... 425
17.2.2 XBAR_IN[0:NUM_IN-1] - MUX Inputs......................................................................................................425
17.2.3 DMA_REQ[n] - DMA Request Output(s).....................................................................................................425
17.2.4 DMA_ACK[n] - DMA Acknowledge Input(s)..............................................................................................425
17.2.5 INT_REQ[n] - Interrupt Request Output(s)...................................................................................................426
17.3 Memory Map and Register Descriptions...................................................................................................................... 426
17.3.1 Crossbar A Select Register 0 (XBARA_SEL0).............................................................................................427
17.3.2 Crossbar A Select Register 1 (XBARA_SEL1).............................................................................................428
17.3.3 Crossbar A Select Register 2 (XBARA_SEL2).............................................................................................428
17.3.4 Crossbar A Select Register 3 (XBARA_SEL3).............................................................................................429
17.3.5 Crossbar A Select Register 4 (XBARA_SEL4).............................................................................................429
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 17
Section number Title Page
17.3.6 Crossbar A Select Register 5 (XBARA_SEL5).............................................................................................430
17.3.7 Crossbar A Select Register 6 (XBARA_SEL6).............................................................................................430
17.3.8 Crossbar A Select Register 7 (XBARA_SEL7).............................................................................................431
17.3.9 Crossbar A Select Register 8 (XBARA_SEL8).............................................................................................431
17.3.10 Crossbar A Select Register 9 (XBARA_SEL9).............................................................................................432
17.3.11 Crossbar A Select Register 10 (XBARA_SEL10).........................................................................................432
17.3.12 Crossbar A Select Register 11 (XBARA_SEL11).........................................................................................433
17.3.13 Crossbar A Select Register 12 (XBARA_SEL12).........................................................................................433
17.3.14 Crossbar A Select Register 13 (XBARA_SEL13).........................................................................................434
17.3.15 Crossbar A Select Register 14 (XBARA_SEL14).........................................................................................434
17.3.16 Crossbar A Select Register 15 (XBARA_SEL15).........................................................................................435
17.3.17 Crossbar A Select Register 16 (XBARA_SEL16).........................................................................................435
17.3.18 Crossbar A Select Register 17 (XBARA_SEL17).........................................................................................436
17.3.19 Crossbar A Select Register 18 (XBARA_SEL18).........................................................................................436
17.3.20 Crossbar A Select Register 19 (XBARA_SEL19).........................................................................................437
17.3.21 Crossbar A Select Register 20 (XBARA_SEL20).........................................................................................437
17.3.22 Crossbar A Select Register 21 (XBARA_SEL21).........................................................................................438
17.3.23 Crossbar A Select Register 22 (XBARA_SEL22).........................................................................................438
17.3.24 Crossbar A Select Register 23 (XBARA_SEL23).........................................................................................439
17.3.25 Crossbar A Select Register 24 (XBARA_SEL24).........................................................................................439
17.3.26 Crossbar A Select Register 25 (XBARA_SEL25).........................................................................................440
17.3.27 Crossbar A Select Register 26 (XBARA_SEL26).........................................................................................440
17.3.28 Crossbar A Select Register 27 (XBARA_SEL27).........................................................................................441
17.3.29 Crossbar A Select Register 28 (XBARA_SEL28).........................................................................................441
17.3.30 Crossbar A Select Register 29 (XBARA_SEL29).........................................................................................442
17.3.31 Crossbar A Select Register 30 (XBARA_SEL30).........................................................................................442
17.3.32 Crossbar A Select Register 31 (XBARA_SEL31).........................................................................................443
17.3.33 Crossbar A Control Register 0 (XBARA_CTRL0)....................................................................................... 443
17.3.34 Crossbar A Control Register 1 (XBARA_CTRL1)....................................................................................... 445
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
18 NXP Semiconductors
Section number Title Page
17.4 Functional Description..................................................................................................................................................447
17.4.1 General...........................................................................................................................................................447
17.4.2 Functional Mode............................................................................................................................................ 448
17.5 Resets............................................................................................................................................................................448
17.6 Clocks........................................................................................................................................................................... 448
17.7 Interrupts and DMA Requests...................................................................................................................................... 448
Chapter 18
On-Chip Clock Synthesis (OCCS)
18.1 Introduction...................................................................................................................................................................451
18.1.1 Overview........................................................................................................................................................451
18.1.2 Features.......................................................................................................................................................... 451
18.2 Modes of Operation...................................................................................................................................................... 452
18.2.1 Internal Clock Sources...................................................................................................................................453
18.2.2 Loop Controlled Pierce Crystal Oscillator.....................................................................................................454
18.2.2.1 External Clock Source - Crystal Oscillator Bypass Option....................................................... 454
18.2.3 External Clock Source - CLKIN....................................................................................................................455
18.3 Block Diagram..............................................................................................................................................................456
18.4 Pin Description..............................................................................................................................................................457
18.4.1 External Clock Reference.............................................................................................................................. 457
18.4.2 Oscillator IO (XTAL, EXTAL)..................................................................................................................... 457
18.4.3 CLKO - Output Pins...................................................................................................................................... 457
18.5 Memory Map and Register Descriptions...................................................................................................................... 457
18.5.1 OCCS register descriptions............................................................................................................................458
18.5.1.1 OCCS memory map...................................................................................................................458
18.5.1.2 PLL Control Register (CTRL)................................................................................................... 458
18.5.1.3 PLL Divide-By Register (DIVBY)............................................................................................460
18.5.1.4 OCCS Status Register (STAT).................................................................................................. 461
18.5.1.5 Oscillator Control Register 1 (OSCTL1)...................................................................................463
18.5.1.6 Oscillator Control Register 2 (OSCTL2)...................................................................................464
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
NXP Semiconductors 19
Section number Title Page
18.5.1.7 External Clock Check Reference (CLKCHKR)........................................................................ 465
18.5.1.8 External Clock Check Target (CLKCHKT).............................................................................. 467
18.5.1.9 Protection Register (PROT).......................................................................................................468
18.6 Functional Description..................................................................................................................................................469
18.7 RC Oscillators...............................................................................................................................................................473
18.7.1 Trimming Frequency on the Internal 200 kHz RC Oscillator....................................................................... 473
18.8 External Reference........................................................................................................................................................473
18.9 Crystal Oscillator.......................................................................................................................................................... 473
18.9.1 Switching Clock Sources............................................................................................................................... 474
18.10 Phase Locked Loop.......................................................................................................................................................475
18.10.1 PLL Recommended Range of Operation.......................................................................................................475
18.10.2 PLL Lock Time Specification........................................................................................................................475
18.10.2.1 Lock Time Definition.................................................................................................................475
18.10.2.2 Parametric Influences on Reaction Time...................................................................................476
18.11 PLL Frequency Lock Detector Block...........................................................................................................................476
18.12 Loss of Reference Clock Detector................................................................................................................................ 477
18.13 Resets............................................................................................................................................................................477
18.14 Clocks........................................................................................................................................................................... 477
18.15 Interrupts.......................................................................................................................................................................478
Chapter 19
Flash Memory Controller (FMC)
19.1 Introduction...................................................................................................................................................................479
19.1.1 Overview........................................................................................................................................................479
19.1.2 Features.......................................................................................................................................................... 479
19.2 Modes of operation....................................................................................................................................................... 480
19.3 External signal description............................................................................................................................................480
19.4 Functional description...................................................................................................................................................480
19.4.1 Default configuration..................................................................................................................................... 480
19.4.2 Speculative reads............................................................................................................................................481
MWCT2xx3A Reference Manual, Rev. 0, 07/2020
20 NXP Semiconductors
  • Page 1 1
  • Page 2 2
  • Page 3 3
  • Page 4 4
  • Page 5 5
  • Page 6 6
  • Page 7 7
  • Page 8 8
  • Page 9 9
  • Page 10 10
  • Page 11 11
  • Page 12 12
  • Page 13 13
  • Page 14 14
  • Page 15 15
  • Page 16 16
  • Page 17 17
  • Page 18 18
  • Page 19 19
  • Page 20 20
  • Page 21 21
  • Page 22 22
  • Page 23 23
  • Page 24 24
  • Page 25 25
  • Page 26 26
  • Page 27 27
  • Page 28 28
  • Page 29 29
  • Page 30 30
  • Page 31 31
  • Page 32 32
  • Page 33 33
  • Page 34 34
  • Page 35 35
  • Page 36 36
  • Page 37 37
  • Page 38 38
  • Page 39 39
  • Page 40 40
  • Page 41 41
  • Page 42 42
  • Page 43 43
  • Page 44 44
  • Page 45 45
  • Page 46 46
  • Page 47 47
  • Page 48 48
  • Page 49 49
  • Page 50 50
  • Page 51 51
  • Page 52 52
  • Page 53 53
  • Page 54 54
  • Page 55 55
  • Page 56 56
  • Page 57 57
  • Page 58 58
  • Page 59 59
  • Page 60 60
  • Page 61 61
  • Page 62 62
  • Page 63 63
  • Page 64 64
  • Page 65 65
  • Page 66 66
  • Page 67 67
  • Page 68 68
  • Page 69 69
  • Page 70 70
  • Page 71 71
  • Page 72 72
  • Page 73 73
  • Page 74 74
  • Page 75 75
  • Page 76 76
  • Page 77 77
  • Page 78 78
  • Page 79 79
  • Page 80 80
  • Page 81 81
  • Page 82 82
  • Page 83 83
  • Page 84 84
  • Page 85 85
  • Page 86 86
  • Page 87 87
  • Page 88 88
  • Page 89 89
  • Page 90 90
  • Page 91 91
  • Page 92 92
  • Page 93 93
  • Page 94 94
  • Page 95 95
  • Page 96 96
  • Page 97 97
  • Page 98 98
  • Page 99 99
  • Page 100 100
  • Page 101 101
  • Page 102 102
  • Page 103 103
  • Page 104 104
  • Page 105 105
  • Page 106 106
  • Page 107 107
  • Page 108 108
  • Page 109 109
  • Page 110 110
  • Page 111 111
  • Page 112 112
  • Page 113 113
  • Page 114 114
  • Page 115 115
  • Page 116 116
  • Page 117 117
  • Page 118 118
  • Page 119 119
  • Page 120 120
  • Page 121 121
  • Page 122 122
  • Page 123 123
  • Page 124 124
  • Page 125 125
  • Page 126 126
  • Page 127 127
  • Page 128 128
  • Page 129 129
  • Page 130 130
  • Page 131 131
  • Page 132 132
  • Page 133 133
  • Page 134 134
  • Page 135 135
  • Page 136 136
  • Page 137 137
  • Page 138 138
  • Page 139 139
  • Page 140 140
  • Page 141 141
  • Page 142 142
  • Page 143 143
  • Page 144 144
  • Page 145 145
  • Page 146 146
  • Page 147 147
  • Page 148 148
  • Page 149 149
  • Page 150 150
  • Page 151 151
  • Page 152 152
  • Page 153 153
  • Page 154 154
  • Page 155 155
  • Page 156 156
  • Page 157 157
  • Page 158 158
  • Page 159 159
  • Page 160 160
  • Page 161 161
  • Page 162 162
  • Page 163 163
  • Page 164 164
  • Page 165 165
  • Page 166 166
  • Page 167 167
  • Page 168 168
  • Page 169 169
  • Page 170 170
  • Page 171 171
  • Page 172 172
  • Page 173 173
  • Page 174 174
  • Page 175 175
  • Page 176 176
  • Page 177 177
  • Page 178 178
  • Page 179 179
  • Page 180 180
  • Page 181 181
  • Page 182 182
  • Page 183 183
  • Page 184 184
  • Page 185 185
  • Page 186 186
  • Page 187 187
  • Page 188 188
  • Page 189 189
  • Page 190 190
  • Page 191 191
  • Page 192 192
  • Page 193 193
  • Page 194 194
  • Page 195 195
  • Page 196 196
  • Page 197 197
  • Page 198 198
  • Page 199 199
  • Page 200 200
  • Page 201 201
  • Page 202 202
  • Page 203 203
  • Page 204 204
  • Page 205 205
  • Page 206 206
  • Page 207 207
  • Page 208 208
  • Page 209 209
  • Page 210 210
  • Page 211 211
  • Page 212 212
  • Page 213 213
  • Page 214 214
  • Page 215 215
  • Page 216 216
  • Page 217 217
  • Page 218 218
  • Page 219 219
  • Page 220 220
  • Page 221 221
  • Page 222 222
  • Page 223 223
  • Page 224 224
  • Page 225 225
  • Page 226 226
  • Page 227 227
  • Page 228 228
  • Page 229 229
  • Page 230 230
  • Page 231 231
  • Page 232 232
  • Page 233 233
  • Page 234 234
  • Page 235 235
  • Page 236 236
  • Page 237 237
  • Page 238 238
  • Page 239 239
  • Page 240 240
  • Page 241 241
  • Page 242 242
  • Page 243 243
  • Page 244 244
  • Page 245 245
  • Page 246 246
  • Page 247 247
  • Page 248 248
  • Page 249 249
  • Page 250 250
  • Page 251 251
  • Page 252 252
  • Page 253 253
  • Page 254 254
  • Page 255 255
  • Page 256 256
  • Page 257 257
  • Page 258 258
  • Page 259 259
  • Page 260 260
  • Page 261 261
  • Page 262 262
  • Page 263 263
  • Page 264 264
  • Page 265 265
  • Page 266 266
  • Page 267 267
  • Page 268 268
  • Page 269 269
  • Page 270 270
  • Page 271 271
  • Page 272 272
  • Page 273 273
  • Page 274 274
  • Page 275 275
  • Page 276 276
  • Page 277 277
  • Page 278 278
  • Page 279 279
  • Page 280 280
  • Page 281 281
  • Page 282 282
  • Page 283 283
  • Page 284 284
  • Page 285 285
  • Page 286 286
  • Page 287 287
  • Page 288 288
  • Page 289 289
  • Page 290 290
  • Page 291 291
  • Page 292 292
  • Page 293 293
  • Page 294 294
  • Page 295 295
  • Page 296 296
  • Page 297 297
  • Page 298 298
  • Page 299 299
  • Page 300 300
  • Page 301 301
  • Page 302 302
  • Page 303 303
  • Page 304 304
  • Page 305 305
  • Page 306 306
  • Page 307 307
  • Page 308 308
  • Page 309 309
  • Page 310 310
  • Page 311 311
  • Page 312 312
  • Page 313 313
  • Page 314 314
  • Page 315 315
  • Page 316 316
  • Page 317 317
  • Page 318 318
  • Page 319 319
  • Page 320 320
  • Page 321 321
  • Page 322 322
  • Page 323 323
  • Page 324 324
  • Page 325 325
  • Page 326 326
  • Page 327 327
  • Page 328 328
  • Page 329 329
  • Page 330 330
  • Page 331 331
  • Page 332 332
  • Page 333 333
  • Page 334 334
  • Page 335 335
  • Page 336 336
  • Page 337 337
  • Page 338 338
  • Page 339 339
  • Page 340 340
  • Page 341 341
  • Page 342 342
  • Page 343 343
  • Page 344 344
  • Page 345 345
  • Page 346 346
  • Page 347 347
  • Page 348 348
  • Page 349 349
  • Page 350 350
  • Page 351 351
  • Page 352 352
  • Page 353 353
  • Page 354 354
  • Page 355 355
  • Page 356 356
  • Page 357 357
  • Page 358 358
  • Page 359 359
  • Page 360 360
  • Page 361 361
  • Page 362 362
  • Page 363 363
  • Page 364 364
  • Page 365 365
  • Page 366 366
  • Page 367 367
  • Page 368 368
  • Page 369 369
  • Page 370 370
  • Page 371 371
  • Page 372 372
  • Page 373 373
  • Page 374 374
  • Page 375 375
  • Page 376 376
  • Page 377 377
  • Page 378 378
  • Page 379 379
  • Page 380 380
  • Page 381 381
  • Page 382 382
  • Page 383 383
  • Page 384 384
  • Page 385 385
  • Page 386 386
  • Page 387 387
  • Page 388 388
  • Page 389 389
  • Page 390 390
  • Page 391 391
  • Page 392 392
  • Page 393 393
  • Page 394 394
  • Page 395 395
  • Page 396 396
  • Page 397 397
  • Page 398 398
  • Page 399 399
  • Page 400 400
  • Page 401 401
  • Page 402 402
  • Page 403 403
  • Page 404 404
  • Page 405 405
  • Page 406 406
  • Page 407 407
  • Page 408 408
  • Page 409 409
  • Page 410 410
  • Page 411 411
  • Page 412 412
  • Page 413 413
  • Page 414 414
  • Page 415 415
  • Page 416 416
  • Page 417 417
  • Page 418 418
  • Page 419 419
  • Page 420 420
  • Page 421 421
  • Page 422 422
  • Page 423 423
  • Page 424 424
  • Page 425 425
  • Page 426 426
  • Page 427 427
  • Page 428 428
  • Page 429 429
  • Page 430 430
  • Page 431 431
  • Page 432 432
  • Page 433 433
  • Page 434 434
  • Page 435 435
  • Page 436 436
  • Page 437 437
  • Page 438 438
  • Page 439 439
  • Page 440 440
  • Page 441 441
  • Page 442 442
  • Page 443 443
  • Page 444 444
  • Page 445 445
  • Page 446 446
  • Page 447 447
  • Page 448 448
  • Page 449 449
  • Page 450 450
  • Page 451 451
  • Page 452 452
  • Page 453 453
  • Page 454 454
  • Page 455 455
  • Page 456 456
  • Page 457 457
  • Page 458 458
  • Page 459 459
  • Page 460 460
  • Page 461 461
  • Page 462 462
  • Page 463 463
  • Page 464 464
  • Page 465 465
  • Page 466 466
  • Page 467 467
  • Page 468 468
  • Page 469 469
  • Page 470 470
  • Page 471 471
  • Page 472 472
  • Page 473 473
  • Page 474 474
  • Page 475 475
  • Page 476 476
  • Page 477 477
  • Page 478 478
  • Page 479 479
  • Page 480 480
  • Page 481 481
  • Page 482 482
  • Page 483 483
  • Page 484 484
  • Page 485 485
  • Page 486 486
  • Page 487 487
  • Page 488 488
  • Page 489 489
  • Page 490 490
  • Page 491 491
  • Page 492 492
  • Page 493 493
  • Page 494 494
  • Page 495 495
  • Page 496 496
  • Page 497 497
  • Page 498 498
  • Page 499 499
  • Page 500 500
  • Page 501 501
  • Page 502 502
  • Page 503 503
  • Page 504 504
  • Page 505 505
  • Page 506 506
  • Page 507 507
  • Page 508 508
  • Page 509 509
  • Page 510 510
  • Page 511 511
  • Page 512 512
  • Page 513 513
  • Page 514 514
  • Page 515 515
  • Page 516 516
  • Page 517 517
  • Page 518 518
  • Page 519 519
  • Page 520 520
  • Page 521 521
  • Page 522 522
  • Page 523 523
  • Page 524 524
  • Page 525 525
  • Page 526 526
  • Page 527 527
  • Page 528 528
  • Page 529 529
  • Page 530 530
  • Page 531 531
  • Page 532 532
  • Page 533 533
  • Page 534 534
  • Page 535 535
  • Page 536 536
  • Page 537 537
  • Page 538 538
  • Page 539 539
  • Page 540 540
  • Page 541 541
  • Page 542 542
  • Page 543 543
  • Page 544 544
  • Page 545 545
  • Page 546 546
  • Page 547 547
  • Page 548 548
  • Page 549 549
  • Page 550 550
  • Page 551 551
  • Page 552 552
  • Page 553 553
  • Page 554 554
  • Page 555 555
  • Page 556 556
  • Page 557 557
  • Page 558 558
  • Page 559 559
  • Page 560 560
  • Page 561 561
  • Page 562 562
  • Page 563 563
  • Page 564 564
  • Page 565 565
  • Page 566 566
  • Page 567 567
  • Page 568 568
  • Page 569 569
  • Page 570 570
  • Page 571 571
  • Page 572 572
  • Page 573 573
  • Page 574 574
  • Page 575 575
  • Page 576 576
  • Page 577 577
  • Page 578 578
  • Page 579 579
  • Page 580 580
  • Page 581 581
  • Page 582 582
  • Page 583 583
  • Page 584 584
  • Page 585 585
  • Page 586 586
  • Page 587 587
  • Page 588 588
  • Page 589 589
  • Page 590 590
  • Page 591 591
  • Page 592 592
  • Page 593 593
  • Page 594 594
  • Page 595 595
  • Page 596 596
  • Page 597 597
  • Page 598 598
  • Page 599 599
  • Page 600 600
  • Page 601 601
  • Page 602 602
  • Page 603 603
  • Page 604 604
  • Page 605 605
  • Page 606 606
  • Page 607 607
  • Page 608 608
  • Page 609 609
  • Page 610 610
  • Page 611 611
  • Page 612 612
  • Page 613 613
  • Page 614 614
  • Page 615 615
  • Page 616 616
  • Page 617 617
  • Page 618 618
  • Page 619 619
  • Page 620 620
  • Page 621 621
  • Page 622 622
  • Page 623 623
  • Page 624 624
  • Page 625 625
  • Page 626 626
  • Page 627 627
  • Page 628 628
  • Page 629 629
  • Page 630 630
  • Page 631 631
  • Page 632 632
  • Page 633 633
  • Page 634 634
  • Page 635 635
  • Page 636 636
  • Page 637 637
  • Page 638 638
  • Page 639 639
  • Page 640 640
  • Page 641 641
  • Page 642 642
  • Page 643 643
  • Page 644 644
  • Page 645 645
  • Page 646 646
  • Page 647 647
  • Page 648 648
  • Page 649 649
  • Page 650 650
  • Page 651 651
  • Page 652 652
  • Page 653 653
  • Page 654 654
  • Page 655 655
  • Page 656 656
  • Page 657 657
  • Page 658 658
  • Page 659 659
  • Page 660 660
  • Page 661 661
  • Page 662 662
  • Page 663 663
  • Page 664 664
  • Page 665 665
  • Page 666 666
  • Page 667 667
  • Page 668 668
  • Page 669 669
  • Page 670 670
  • Page 671 671
  • Page 672 672
  • Page 673 673
  • Page 674 674
  • Page 675 675
  • Page 676 676
  • Page 677 677
  • Page 678 678
  • Page 679 679
  • Page 680 680
  • Page 681 681
  • Page 682 682
  • Page 683 683
  • Page 684 684
  • Page 685 685
  • Page 686 686
  • Page 687 687
  • Page 688 688
  • Page 689 689
  • Page 690 690
  • Page 691 691
  • Page 692 692
  • Page 693 693
  • Page 694 694
  • Page 695 695
  • Page 696 696
  • Page 697 697
  • Page 698 698
  • Page 699 699
  • Page 700 700
  • Page 701 701
  • Page 702 702
  • Page 703 703
  • Page 704 704
  • Page 705 705
  • Page 706 706
  • Page 707 707
  • Page 708 708
  • Page 709 709
  • Page 710 710
  • Page 711 711
  • Page 712 712
  • Page 713 713
  • Page 714 714
  • Page 715 715
  • Page 716 716
  • Page 717 717
  • Page 718 718
  • Page 719 719
  • Page 720 720
  • Page 721 721
  • Page 722 722
  • Page 723 723
  • Page 724 724
  • Page 725 725
  • Page 726 726
  • Page 727 727
  • Page 728 728
  • Page 729 729
  • Page 730 730
  • Page 731 731
  • Page 732 732
  • Page 733 733
  • Page 734 734
  • Page 735 735
  • Page 736 736
  • Page 737 737
  • Page 738 738
  • Page 739 739
  • Page 740 740
  • Page 741 741
  • Page 742 742
  • Page 743 743
  • Page 744 744
  • Page 745 745
  • Page 746 746
  • Page 747 747
  • Page 748 748
  • Page 749 749
  • Page 750 750
  • Page 751 751
  • Page 752 752
  • Page 753 753
  • Page 754 754
  • Page 755 755
  • Page 756 756
  • Page 757 757
  • Page 758 758
  • Page 759 759
  • Page 760 760
  • Page 761 761
  • Page 762 762
  • Page 763 763
  • Page 764 764
  • Page 765 765
  • Page 766 766
  • Page 767 767
  • Page 768 768
  • Page 769 769
  • Page 770 770
  • Page 771 771
  • Page 772 772
  • Page 773 773
  • Page 774 774
  • Page 775 775
  • Page 776 776
  • Page 777 777
  • Page 778 778
  • Page 779 779
  • Page 780 780
  • Page 781 781
  • Page 782 782
  • Page 783 783
  • Page 784 784
  • Page 785 785
  • Page 786 786
  • Page 787 787
  • Page 788 788
  • Page 789 789
  • Page 790 790
  • Page 791 791
  • Page 792 792
  • Page 793 793
  • Page 794 794
  • Page 795 795
  • Page 796 796
  • Page 797 797
  • Page 798 798
  • Page 799 799
  • Page 800 800
  • Page 801 801
  • Page 802 802
  • Page 803 803
  • Page 804 804
  • Page 805 805
  • Page 806 806
  • Page 807 807
  • Page 808 808
  • Page 809 809
  • Page 810 810
  • Page 811 811
  • Page 812 812
  • Page 813 813
  • Page 814 814
  • Page 815 815
  • Page 816 816
  • Page 817 817
  • Page 818 818
  • Page 819 819
  • Page 820 820
  • Page 821 821
  • Page 822 822
  • Page 823 823
  • Page 824 824
  • Page 825 825
  • Page 826 826
  • Page 827 827
  • Page 828 828
  • Page 829 829
  • Page 830 830
  • Page 831 831
  • Page 832 832
  • Page 833 833
  • Page 834 834
  • Page 835 835
  • Page 836 836
  • Page 837 837
  • Page 838 838
  • Page 839 839
  • Page 840 840
  • Page 841 841
  • Page 842 842
  • Page 843 843
  • Page 844 844
  • Page 845 845
  • Page 846 846
  • Page 847 847
  • Page 848 848
  • Page 849 849
  • Page 850 850
  • Page 851 851
  • Page 852 852
  • Page 853 853
  • Page 854 854
  • Page 855 855
  • Page 856 856
  • Page 857 857
  • Page 858 858
  • Page 859 859
  • Page 860 860
  • Page 861 861
  • Page 862 862
  • Page 863 863
  • Page 864 864
  • Page 865 865
  • Page 866 866
  • Page 867 867
  • Page 868 868
  • Page 869 869
  • Page 870 870
  • Page 871 871
  • Page 872 872
  • Page 873 873
  • Page 874 874
  • Page 875 875
  • Page 876 876
  • Page 877 877
  • Page 878 878
  • Page 879 879
  • Page 880 880
  • Page 881 881
  • Page 882 882
  • Page 883 883
  • Page 884 884
  • Page 885 885
  • Page 886 886
  • Page 887 887
  • Page 888 888
  • Page 889 889
  • Page 890 890
  • Page 891 891
  • Page 892 892
  • Page 893 893
  • Page 894 894
  • Page 895 895
  • Page 896 896
  • Page 897 897
  • Page 898 898
  • Page 899 899
  • Page 900 900
  • Page 901 901
  • Page 902 902
  • Page 903 903
  • Page 904 904
  • Page 905 905
  • Page 906 906
  • Page 907 907
  • Page 908 908
  • Page 909 909
  • Page 910 910
  • Page 911 911
  • Page 912 912
  • Page 913 913
  • Page 914 914
  • Page 915 915
  • Page 916 916
  • Page 917 917
  • Page 918 918
  • Page 919 919
  • Page 920 920
  • Page 921 921
  • Page 922 922
  • Page 923 923
  • Page 924 924
  • Page 925 925
  • Page 926 926
  • Page 927 927
  • Page 928 928
  • Page 929 929
  • Page 930 930
  • Page 931 931
  • Page 932 932
  • Page 933 933
  • Page 934 934
  • Page 935 935
  • Page 936 936
  • Page 937 937
  • Page 938 938
  • Page 939 939
  • Page 940 940
  • Page 941 941
  • Page 942 942
  • Page 943 943
  • Page 944 944
  • Page 945 945
  • Page 946 946
  • Page 947 947
  • Page 948 948
  • Page 949 949
  • Page 950 950
  • Page 951 951
  • Page 952 952
  • Page 953 953
  • Page 954 954
  • Page 955 955
  • Page 956 956
  • Page 957 957
  • Page 958 958
  • Page 959 959
  • Page 960 960
  • Page 961 961
  • Page 962 962
  • Page 963 963
  • Page 964 964
  • Page 965 965
  • Page 966 966
  • Page 967 967
  • Page 968 968
  • Page 969 969
  • Page 970 970
  • Page 971 971
  • Page 972 972
  • Page 973 973
  • Page 974 974
  • Page 975 975
  • Page 976 976
  • Page 977 977
  • Page 978 978
  • Page 979 979
  • Page 980 980
  • Page 981 981
  • Page 982 982
  • Page 983 983
  • Page 984 984
  • Page 985 985
  • Page 986 986
  • Page 987 987
  • Page 988 988
  • Page 989 989
  • Page 990 990
  • Page 991 991
  • Page 992 992
  • Page 993 993
  • Page 994 994
  • Page 995 995
  • Page 996 996
  • Page 997 997
  • Page 998 998
  • Page 999 999
  • Page 1000 1000
  • Page 1001 1001
  • Page 1002 1002
  • Page 1003 1003
  • Page 1004 1004
  • Page 1005 1005
  • Page 1006 1006
  • Page 1007 1007
  • Page 1008 1008
  • Page 1009 1009
  • Page 1010 1010
  • Page 1011 1011
  • Page 1012 1012
  • Page 1013 1013
  • Page 1014 1014
  • Page 1015 1015
  • Page 1016 1016
  • Page 1017 1017
  • Page 1018 1018
  • Page 1019 1019
  • Page 1020 1020
  • Page 1021 1021
  • Page 1022 1022
  • Page 1023 1023
  • Page 1024 1024
  • Page 1025 1025
  • Page 1026 1026
  • Page 1027 1027
  • Page 1028 1028
  • Page 1029 1029
  • Page 1030 1030
  • Page 1031 1031
  • Page 1032 1032
  • Page 1033 1033
  • Page 1034 1034
  • Page 1035 1035
  • Page 1036 1036
  • Page 1037 1037
  • Page 1038 1038
  • Page 1039 1039
  • Page 1040 1040
  • Page 1041 1041
  • Page 1042 1042
  • Page 1043 1043
  • Page 1044 1044
  • Page 1045 1045
  • Page 1046 1046
  • Page 1047 1047
  • Page 1048 1048
  • Page 1049 1049
  • Page 1050 1050
  • Page 1051 1051
  • Page 1052 1052
  • Page 1053 1053
  • Page 1054 1054
  • Page 1055 1055
  • Page 1056 1056
  • Page 1057 1057
  • Page 1058 1058
  • Page 1059 1059
  • Page 1060 1060
  • Page 1061 1061
  • Page 1062 1062
  • Page 1063 1063
  • Page 1064 1064
  • Page 1065 1065
  • Page 1066 1066
  • Page 1067 1067
  • Page 1068 1068
  • Page 1069 1069
  • Page 1070 1070
  • Page 1071 1071
  • Page 1072 1072
  • Page 1073 1073
  • Page 1074 1074
  • Page 1075 1075
  • Page 1076 1076
  • Page 1077 1077
  • Page 1078 1078
  • Page 1079 1079
  • Page 1080 1080
  • Page 1081 1081
  • Page 1082 1082
  • Page 1083 1083
  • Page 1084 1084
  • Page 1085 1085
  • Page 1086 1086
  • Page 1087 1087
  • Page 1088 1088
  • Page 1089 1089
  • Page 1090 1090
  • Page 1091 1091
  • Page 1092 1092
  • Page 1093 1093
  • Page 1094 1094
  • Page 1095 1095
  • Page 1096 1096
  • Page 1097 1097
  • Page 1098 1098
  • Page 1099 1099
  • Page 1100 1100
  • Page 1101 1101
  • Page 1102 1102
  • Page 1103 1103
  • Page 1104 1104
  • Page 1105 1105
  • Page 1106 1106
  • Page 1107 1107
  • Page 1108 1108
  • Page 1109 1109
  • Page 1110 1110
  • Page 1111 1111
  • Page 1112 1112
  • Page 1113 1113
  • Page 1114 1114
  • Page 1115 1115
  • Page 1116 1116
  • Page 1117 1117
  • Page 1118 1118
  • Page 1119 1119
  • Page 1120 1120
  • Page 1121 1121
  • Page 1122 1122
  • Page 1123 1123
  • Page 1124 1124
  • Page 1125 1125
  • Page 1126 1126
  • Page 1127 1127
  • Page 1128 1128
  • Page 1129 1129
  • Page 1130 1130
  • Page 1131 1131
  • Page 1132 1132
  • Page 1133 1133
  • Page 1134 1134
  • Page 1135 1135
  • Page 1136 1136
  • Page 1137 1137
  • Page 1138 1138
  • Page 1139 1139
  • Page 1140 1140
  • Page 1141 1141
  • Page 1142 1142
  • Page 1143 1143
  • Page 1144 1144
  • Page 1145 1145

NXP MWCT2xx3A Reference guide

Type
Reference guide

Ask a question and I''ll find the answer in the document

Finding information in a document is now easier with AI