NXP LPC550x/S0x User guide

Type
User guide
UM11424
LPC55S0x/LPC550x User manual
Rev. 1.0 — 20 October 2020 User manual
Document information
Info Content
Keywords LPC55S06JBD64, LPC55S06JHI48, LPC55S04JBD64, LPC55S04JHI48,
LPC5506JBD64, LPC5506JHI48, LPC5504JBD64, LPC5504JHI48,
LPC5502JBD64, LPC5502JHI48, ARM Cortex-M33 core, 32-bit
microcontroller, SCTimer/PWM, PLU, TrustZone, CASPER, I2C, AES,
PUF, SHA, CRC, RNG, 16-bit ADC, CAN-FD
Abstract LPC55S0x/LPC550x
User Manual
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 2 of 1015
Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
NXP Semiconductors
UM11424
LPC55S0x/LPC550x User manual
Revision history
Rev Date Description
1.0 20201020 Initial version.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 3 of 1015
1.1 Introduction
The LPC55S0x/LPC550x is an Arm Cortex®-M33 based micro-controller for embedded
applications and includes the following features:
Up to 96 kB of on-chip SRAM.
Up to 256 kB on-chip flash.
CAN-FD.
Five general-purpose timers.
SCTimer/PWM.
RTC/alarm timer.
24-bit Multi-Rate Timer (MRT).
Windowed Watchdog Timer (WWDT).
Code Watchdog
High speed SPI (50MHz).
Eight flexible serial communication peripherals (each of which can be a USART, SPI,
I2C, or I2s interface).
16-bit 2.0 Msamples/sec ADC capable of simultaneous conversions.
Temperature sensor.
The Arm Cortex M33 provides a security foundation, offering isolation to protect valuable
IP and data with TrustZone® technology. It simplifies the design and software
development of digital signal control systems with the integrated Digital Signal Processing
(DSP) instructions. To support security requirements, the LPC55S0x/LPC550x also offers
support for HASH, AES, RSA, UUID, dynamic encrypt and decrypt, debug authentication,
and TBSA compliance.
1.2 Features
ARM Cortex-M33 core (CPU0, r0p4):
Running at a frequency of up to 96 MHz.
TrustZone, Floating Point Unit (FPU) and Memory Protection Unit (MPU).
ARM Cortex M33 built-in Nested Vectored Interrupt Controller (NVIC).
Non-maskable Interrupt (NMI) input with a selection of sources.
Serial Wire Debug with eight breakpoints and four watch points. Includes Serial
Wire Output for enhanced debug capabilities.
System tick timer.
CASPER crypto co-processor is provided to enable hardware acceleration for various
functions required for asymmetric cryptographic algorithms, such as Elliptic Curve
Cryptography (ECC).
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
Rev. 1.0 — 20 October 2020 User manual
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 4 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
On-chip memory:
Up to 256 kB on-chip flash program memory with flash accelerator and 512 byte
page erase and write.
Up to 96 kB total SRAM consisting of 16 kB SRAM on Code Bus, 64 kB SRAM on
System Bus (64 kB is contiguous), and additional 16 kB SRAM on System Bus.
PRINCE module for real-time encryption of data being written to on-chip flash and
decryption of encrypted flash data during read operations to allow asset protection,
such as securing application code, and enabling secure flash update.
On-chip ROM bootloader supports:
Booting of images from on-chip flash.
Supports CRC32 image integrity checking.
Supports flash programming through In System Programming (ISP) commands
over the following interfaces: UART interface (Flexcomm 0) with auto baud, SPI
slave interfaces (Flexcomm 3 or 9) using mode 3 (CPOL = 1 and CPHA = 1), and
I2C slave interface (Flexcomm 1).
ROM API functions: Flash programming API, Power control API, and Secure
firmware update API using the NXP Secure Boot file format, version 2.0 (SB2
files).
Supports booting of images from PRINCE encrypted flash regions.
Supports NXP Debug Authentication Protocol version 1.0 (RSA-2048) and 1.1
(RSA-4096).
Supports setting a sealed part to Fault Analysis mode through Debug
authentication.
Secure Boot support:
Uses RSASSA-PKCS1-v1_5 signature of SHA256 digest as cryptographic
signature verification.
Supports RSA-2048 bit public keys (2048 bit modulus, 32-bit exponent).
Supports RSA-4096 bit public keys (4096 bit modulus, 32-bit exponent).
Uses x509 certificate format to validate image public keys.
Supports up to four revocable Root of Trust (RoT) or Certificate Authority keys,
Root of Trust (RoT) establishment by storing the SHA-256 hash digest of the
hashes of four RoT public keys in Protected Flash Region (PFR).
Supports anti-rollback feature using image key revocation and supports up to 16
Image key certificates revocations using Serial Number field in x509 certificate.
Serial interfaces:
Flexcomm Interface contains up to nine serial peripherals (Flexcomm Interface 0-7
and Flexcomm Interface 8). Each Flexcomm Interface (except Flexcomm 8, which
is dedicated for high-speed SPI) can be selected by software to be a USART, SPI,
I
2
C, and I
2
S interface. Each Flexcomm Interface includes a FIFO that supports
USART, SPI, and I
2
S. A variety of clocking options are available to each Flexcomm
Interface, including a shared fractional baud-rate generator, and time-out feature.
Flexcomm interfaces 0 to 7 each provide one channel pair of I
2
S.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 5 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
I
2
C-bus interfaces support Fast-mode and Fast-mode Plus with data rates of up to
1Mbit/s and with multiple address recognition and monitor mode. Two sets of true
I
2
C pads also support high-speed mode (3.4 Mbit/s) as a slave.
Digital peripherals:
DMA0 controller with 23 channels and up to 22 programmable triggers, able to
access all memories and DMA-capable peripherals.
DMA1 controller with 10 channels and up to 15 programmable triggers, able to
access all memories and DMA-capable peripherals.
CRC engine block can calculate a CRC on supplied data using one of three
standard polynomials with DMA support.
Up to 45 General-Purpose Input/Output (GPIO) pins.
GPIO registers are located on the AHB for fast access. The DMA supports GPIO
ports.
Up to eight GPIOs can be selected as Pin Interrupts (PINT), triggered by rising,
falling or both input edges.
Two GPIO grouped interrupts (GINT) enable an interrupt based on a logical
(AND/OR) combination of input states.
I/O pin configuration with support for up to 16 function options.
Programmable Logic Unit (PLU) to create small combinatorial and/or sequential
logic networks including state machines.
Security features:
ARM TrustZone enabled.
AES-256 encryption/decryption engine with keys fed directly from PUF or a
software supplied key.
Secure Hash Algorithm (SHA2) module supports secure boot with dedicated DMA
controller.
Physical Unclonable Function (PUF) using dedicated SRAM for silicon fingerprint.
PUF can generate, store, and reconstruct key sizes from 64-bits to 4096-bits.
Includes hardware for key extraction.
True Random Number Generator (TRNG).
128-bit unique device serial number for identification (UUID).
Secure GPIO.
Code Watchdog for detecting code flow integrity.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 6 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
Timers:
Five 32-bit standard general purpose asynchronous timers/counters, which
support up to four capture inputs and four compare outputs, PWM mode, and
external count input. Specific timer events can be selected to generate DMA
requests.
One SCTimer/PWM with eight input and ten output functions (including 16 capture
and match registers). Inputs and outputs can be routed to or from external pins and
internally to or from selected peripherals. Internally, the SCTimer/PWM supports 16
captures/matches, 16 events, and 32 states.
32-bit Real-time Clock (RTC) with 1s resolution running in the always-on power
domain. Another timer in the RTC can be used for wake-up from all low power
modes including deep-power down, with 1ms resolution. The RTC is clocked by
the 32 kHz FRO or 32.768 kHz external crystal.
Multiple-channel multi-rate 24-bit timer (MRT) for repetitive interrupt generation at
up to four programmable, fixed rates.
Windowed Watchdog Timer (WWDT) with FRO 1 MHz as clock source.
The Micro-Tick Timer running from the watchdog oscillator can be used to wake-up
the device from sleep and deep-sleep modes. Includes four capture registers with
pin inputs.
42-bit free running OS Timer as continuous time-base for the system, available in
any reduced power modes. It runs on 32kHz clock source, allowing a count period
of more than four years.
Analog peripherals
16-bit ADC with five differential channel pair (or 10 single-ended channels), and
with multiple internal and external trigger inputs and sample rates of up to 2.0
MSamples/sec.The ADC supports simultaneous conversions on two ADC input
channels belonging to a differential pair.
Integrated temperature sensor connected to the ADC.
Comparator with five input pins and external or internal reference voltage.
Clock generation
Internal Free Running Oscillator (FRO). This oscillator provides a selectable 96
MHz output, and a 12 MHz output (divided down from the selected higher
frequency) that can be used as a system clock. The FRO is trimmed to +/- 1%
accuracy over the entire voltage and 0 C to 85 C. The FRO is trimmed to +/- 2%
accuracy over the entire voltage and -40 C to 105 C.
32 kHz FRO. The FRO is trimmed to +/- 2% accuracy over the entire voltage and
temperature range.
Internal low power oscillator (FRO 1 MHz) trimmed to +/- 15% accuracy over the
entire voltage and temperature range.
High-speed crystal oscillator with an operating frequency of 12 MHz to 32 MHz.
Option for external clock input (bypass mode) for clock frequencies of up to 25
MHz.
Crystal oscillator with 32.768 kHz operating frequency.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 7 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
PLL0 and PLL1 allows CPU operation up to the maximum CPU rate without the
need for a high-frequency external clock. PLL0 and PLL1 can run from the internal
FRO 12 MHz output, the external oscillator, internal FRO 1 MHz output, or the
32.768 kHz RTC oscillator.
Clock output function with divider to monitor internal clocks.
Frequency measurement unit for measuring the frequency of any on-chip or
off-chip clock signal.
Each crystal oscillator has one embedded capacitor bank which can be used as an
integrated load capacitor. Using APIs, the capacitor banks on each crystal pin can
tune the frequency for crystals with a Capacitive Load (CL) which conserves board
space and reduces costs.
Power-saving modes and wake-up:
Integrated PMU (Power Management Unit) to minimize power consumption.
Reduced power modes: Sleep, deep-sleep with RAM retention, power-down with
RAM retention and CPU0 retention, and deep power-down with RAM retention.
Configurable wake-up options from peripherals interrupts.
The Micro-Tick Timer running from the watchdog oscillator, and the Real-Time
Clock (RTC) running from the 32.768 kHz clock, can be used to wake-up the
device from sleep and deep-sleep modes.
Power-On Reset (POR).
Brown-Out Detectors (BOD) for VBAT_DCDC and internal CORE voltage with
separate thresholds for forced reset.
Operating from internal DC-DC converter.
Single power supply 1.8 V to 3.6 V.
JTAG boundary scan supported.
Operating temperature range 40 °C to +105 °C.
Available in HTQFP64 and HVQFN48 packages.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 8 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
1.3 Block diagram
Fig 1. LPC55S0x/LPC550x block diagram
Multilayer
AHB Matrix
Coprocessor interface with
math function
JTAG
boundary scan
Serial Wire
Debug
CRC
engine
SRAM2
16 KB
Code
SRAMX
16 KB
SRAM1
16 KB
SCTimer / PWM
HS GPIO
CLKINCRYSTAL CLKOUT
System
Clocks,
Power control,
DC-DC Converter,
LDOs,
system functions
PoR
PLL
BoD
FRO
MPU
Debug
Interface
ISP-AP
registers
FPU
RST_nVDD
Lx
ROM
SRAM3
16 KB
CASPER
Registers
System Functions
APB
bridge 0
2x 32-bit timer (CTIMER0, 1)
GPIO Pin Interrupts
I/O configuration
PUF KEY
Hash-AES
registers
Temp sensor
ADC:
2Ms/s, 16b, 8-diff ch.
APB
bridge 1
PMU registers
Flash Controller registers
3x 32-bit timer (CTIMER2,3,4)
In AO Power Domain
Real Time Clock,
Alarm & Wakeup
RTC time capture
32 kHz
clk (FRO/
XTAL)
WD_Osc
(FRO1M)
Windowed Watchdog
MicroTick Timer
Analog Comparator
GPIO group interrupts
Peripheral input muxes
Multi-rate Timer
PLU
HS LSPI
ANA Ctrl
Casper co-processors
Arm
Cortex-M33
AIPS Bridge
SRAM0
32 KB
PUF Key
Wrapper
DMA0
registers
Flexcomm 0-4 [1]
Flexcomm 5-7 [1]
DMA1
registers
RNG
OS_Event_Timer
Secure
HS GPIO
Secure GPIO Pin Interrupts
Flash
256 KB
Flash
interface
PRINCE
190307
DMA0
DMA1
CAN
interface
CAN
FD
Hash-
AES
Frequency Measurement Unit
CAN FD
registers
Code
WatchDog
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 9 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
1.4 Architectural overview
The Arm Cortex M33 includes two AHB-Lite buses, one system bus and one code bus.
The Code AHB (C-AHB) interface is used for any instruction fetch and data access to the
Code region of the ARMv8-M memory map ([0x00000000 - 0x1FFFFFFF]). The System
AHB (S-AHB) interface is used for instruction fetch and data access to all other regions of
the ARMv8-M memory map ([0x20000000 - 0xFFFFFFFF]).
The LPC55S0x/LPC550x uses a multi-layer AHB matrix to connect the Arm Cortex M33
buses and other bus masters to peripherals in a flexible manner that optimizes
performance by allowing peripherals that are on different slave ports of the matrix to be
accessed simultaneously by different bus masters.
1.5 Arm Cortex-M33 TrustZone
The Arm Cortex-M33 is a general purpose, 32-bit microprocessor, which offers high
performance and very low power consumption. The Arm Cortex M33 offers many new
features, including a Thumb-2 instruction set, low interrupt latency, hardware multiply and
divide, interruptable/continuable multiple load and store instructions, automatic state save
and restore for interrupts, tightly integrated interrupt controller with wake-up interrupt
controller, and multiple core buses capable of simultaneous accesses.
A 3-stage pipeline is employed so that all parts of the processing and memory systems
can operate continuously. Typically, while one instruction is being executed, its successor
is being decoded, and a third instruction is being fetched from memory.
The Arm Cortex-M33 provides a security foundation, offering isolation to protect valuable
IP and data with TrustZone technology. It simplifies the design and software development
of digital signal control systems with the integrated digital signal processing (DSP)
instructions.
1.6 Arm Cortex-M33 integrated Floating Point Unit (FPU)
The FPU fully supports single-precision add, subtract, multiply, divide, multiply and
accumulate, and square root operations. It also provides conversions between fixed-point
and floating-point data formats, and floating-point constant instructions.
The FPU provides floating-point computation functionality that is compliant with the
ANSI/IEEE Std 754-2008, IEEE Standard for Binary Floating-Point Arithmetic, referred to
as the IEEE 754 standard.
1.7 On-chip Static RAM
The LPC55S0x/LPC550x supports 96 KB SRAM with separate bus master access for
higher throughput and individual power control for low-power operation.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 10 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
1.8 Ordering information
1.8.1 Ordering options
Note:
Table 1. Ordering information
Type number Package
Name Description Version
LPC55S06JBD64 HTQFP64 plastic low profile quad flat package; 64 leads; body 10 10 0.5mm
pitch
SOT 855-5
LPC55S06JHI48 HVQFN48 plastic thermal enhanced very thin quad flat package; no leads; 48
terminals; body 7 x7 x 0.85 mm
SOT619-28
LPC55S04JBD64 HTQFP64 plastic low profile quad flat package; 64 leads; body 10 10 0.5mm
pitch
SOT 855-5
LPC55S04JHI48 HVQFN48 plastic thermal enhanced very thin quad flat package; no leads; 48
terminals; body 7 x7 x 0.85 mm
SOT619-28
LPC5506JBD64 HTQFP64 plastic low profile quad flat package; 64 leads; body 10 10 0.5mm
pitch
SOT 855-5
LPC5506JHI48 HVQFN48 plastic thermal enhanced very thin quad flat package; no leads; 48
terminals; body 7 x7 x 0.85 mm
SOT619-28
LPC5504JBD64 HTQFP64 plastic low profile quad flat package; 64 leads; body 10 10 0.5mm
pitch
SOT 855-5
LPC5504JHI48 HVQFN48 plastic thermal enhanced very thin quad flat package; no leads; 48
terminals; body 7 x7 x 0.85 mm
SOT619-28
LPC5502JBD64 HTQFP64 plastic low profile quad flat package; 64 leads; body 10 10 0.5mm
pitch
SOT 855-5
LPC5502JHI48 HVQFN48 plastic thermal enhanced very thin quad flat package; no leads; 48
terminals; body 7 x7 x 0.85 mm
SOT619-28
Table 2. Ordering options
Type number
Flash/KB
Total SRAM/KB
Secure boot
TrustZone
PUF Controller
HASH-AES
RNG
CASPER
PRINCE
CAN FD
GPIO
ADC Channels
LPC55S06JBD64 256 96 yes yes yes yes yes yes yes CAN FD 45 9
LPC55S06JHI48 256 96 yes yes yes yes yes yes yes CAN FD 30 7
LPC55S04JBD64 128 80 yes yes yes yes yes yes yes CAN FD 45 9
LPC55S04JHI48 128 80 yes yes yes yes yes yes yes CAN FD 30 7
LPC5506JBD64 256 96 - - - - yes - - CAN2.0 45 9
LPC5506JHI48 256 96 - - - - yes - - CAN2.0 30 7
LPC5504JBD64 128 80 - - - - yes - - CAN2.0 45 9
LPC5504JHI48 128 80 - - - - yes - - CAN2.0 30 7
LPC5502JBD64 64 48 - - - - yes - - CAN2.0 45 9
LPC5502JHI48 64 48 - - - - yes - - CAN2.0 30 7
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 11 of 1015
NXP Semiconductors
UM11424
Chapter 1: LPC55S0x/LPC550x Introductory Information
HTQFP64: up to 8 Flexcomm interfaces (UART up to 8, I2C up to 8, I2S up to 8 and SPI
up to 6) + 1 HS SPI.
HVQFN48: up to 7 Flexcomm interfaces (UART up to 7, I2C up to 7, I2S up to 4 and SPI
up to 3) + 1 HS SPI.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 12 of 1015
2.1 General description
2.1.1 AHB multilayer matrix
The LPC55S0x/LPC550x uses a multi-layer AHB matrix to connect the CPU buses and
other bus masters to peripherals in a flexible manner that optimizes performance by
allowing peripherals that are on different slave ports of the matrix to be accessed
simultaneously by different bus masters. The device block diagram in
Figure 1 shows
details of the available matrix connections.
2.1.2 Memory Protection Unit (MPU)
CPU0 has a memory protection unit (MPU) that provides fine grain memory control,
enabling applications to implement security privilege levels, separating code, data and
stack on a task-by-task basis. Such requirements are critical in many embedded
applications.
The MPU register interface is located on the CPU private peripheral bus.
2.1.3 TrustZone and system mapping on this device
The implementation of ARM TrustZone for CPU0 involves using address bit 28 to divide
the address space into potential secure and non-secure regions. Address bit 28 is not
decoded in memory access hardware, so each physical location appears in two places on
whatever bus they are located on. Other hardware determines which kinds of accesses
(including non-secure callable) are actually allowed for any particular address.
Tabl e 3 shows the overall mapping of the code and data buses for secure and non-secure
accesses to various device resources.
Remark: In the peripheral description chapters of this manual, only the native
(non-secure) base address is noted, secure base addresses can be found in this chapter
or created by setting bit 28 in the address as needed.
[1] The size shown for peripheral spaces indicates the space allocated in the memory map, not the actual
space used by the peripheral or memory.
[2] Selected areas of secure regions may be marked as non-secure callable.
UM11424
Chapter 2: LPC55S0x/LPC550x Memory Map
Rev. 1.0 — 20 October 2020 User manual
Table 3. TrustZone and system general mapping
Start address End address TrustZone, CPU0 CPU bus CM-33 usage
0x0000 0000 0x0FFF FFFF Non-secure Code Flash memory, Boot ROM, SRAM X.
0x1000 0000 0x1FFF FFFF Secure Code Flash memory, Boot ROM, SRAM X.
0x2000 0000 0x2FFF FFFF Non-secure Data SRAM 0, SRAM 1, SRAM 2, SRAM 3.
0x3000 0000 0x3FFF FFFF Secure Data SRAM 0, SRAM 1, SRAM 2, SRAM 3.
0x4000 0000 0x4FFF FFFF Non-secure Data AHB and APB peripherals.
0x5000 0000 0x5FFF FFFF Secure Data AHB and APB peripherals.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 13 of 1015
NXP Semiconductors
UM11424
Chapter 2: LPC55S0x/LPC550x Memory Map
2.1.4 Links to specific memory map descriptions and tables:
Section 2.1.5 “Memory map overview
Section 2.1.6 “APB peripherals
Section 2.1.7 “AHB peripherals
2.1.5 Memory map overview
Tabl e 4 provides a more detailed memory map as seen by the 2 Cortex-M33. The purpose
of the four address spaces for the shared RAMs is outlined at the beginning of this
chapter. The details of which shared RAM regions are on which AHB matrix slave ports
can be seen here.
[1] Gaps between AHB matrix slave ports are not shown.
Table 4. Memory map overview
AHB
port
Non-secure
start address
Non-secure
end address
Secure start
address
Secure end
address
Function
[1]
0 0x0000 0000 0x0003 FFFF 0x1000 0000 0x1003 FFFF Flash memory, on CM33 code bus. The last 17 pages
(12KB) are reserved on the 256 KB flash devices
resulting in 244 KB internal flash memory.
0x0300 0000 0x0301 FFFF 0x1300 0000 0x1301 FFFF Boot ROM, on CM33 code bus.
1 0x0400 0000 0x0400 3FFF 0x1400 0000 0x1400 3FFF SRAM X on CM33 code bus, 32 KB. SRAMX_0
(0x1400 0000 to 0x1400 0FFF) and SRAMX_1
(0x1400 1000 to 0x1400 1FFF) are used for Casper
(total 8 KB). If CPU retention used in power-down
mode, SRAMX_2 (0x1400 2000 to 0x1400 25FF) is
used (total 1.5 KB) by default in power API and this is
user configurable within SRAMX_2 and SRAMX_3.
2 0x2000 0000 0x2000 7FFF 0x3000 0000 0x3000 7FFF SRAM 0 on CM33 data bus, 32 KB.
3 0x2000 8000 0x2000 BFFF 0x3000 8000 0x3000 BFFF SRAM 1 on CM33 data bus, 16 KB.
4 0x2000 C000 0x2000 FFFF 0x3000 C000 0x3000 FFFF SRAM 2 on CM33 data bus, 16 KB.
5 0x2001 0000 0x2001 3FFF 0x3001 0000 0x3001 3FFF SRAM 3, 16 KB.
6 0x4000 0000 0x4001 FFFF 0x5000 0000 0x5001 FFFF AHB to APB bridge 0. See
Section 2.1.6.
0x4002 0000 0x4003 FFFF 0x5002 0000 0x5003 FFFF AHB to APB bridge 1. See
Section 2.1.6.
7 0x4008 0000 0x4008 FFFF 0x5008 0000 0x5008 FFFF AHB peripherals. See
Section 2.1.7.
8 0x4009 0000 0x4009 FFFF 0x5009 0000 0x5009 FFFF AHB peripherals. See
Section 2.1.7.
9 0x400A 0000 0x400A FFFF 0x500A 0000 0x500A FFFF AHB peripherals. See
Section 2.1.7.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 14 of 1015
NXP Semiconductors
UM11424
Chapter 2: LPC55S0x/LPC550x Memory Map
2.1.6 APB peripherals
Tabl e 5 provides details of the addresses for APB peripherals. APB peripherals have both
secure and non-secure access.
Table 5. APB peripherals memory map
APB
bridge
Non-secure
base address
Secure
base address
Peripheral
0 0x4000 0000 0x5000 0000 Syscon.
0x4000 1000 0x5000 1000 Pin function selection and pin control setup (IOCON).
0x4000 2000 0x5000 2000 Group GPIO input interrupt 0 (GINT0).
0x4000 3000 0x5000 3000 Group GPIO input interrupt 1 (GINT1).
0x4000 4000 0x5000 4000 Pin interrupt and pattern match (PINT).
0x4000 5000 0x5000 5000 Secure pin interrupt and pattern match.
0x4000 6000 0x5000 6000 Input multiplexing 0 and frequency measure (INPUTMUX).
0x4000 7000 0x5000 7000 Reserved.
0x4000 8000 0x5000 8000 Standard counter/timer 0 (CTimer0).
0x4000 9000 0x5000 9000 Standard counter/timer 1 (CTimer1).
0x4000 C000 0x5000 C000 Windowed watchdog timer 0 (WWDT0).
0x4000 D000 0x5000 D000 Multi-Rate timer (MRT).
0x4000 E000 0x5000 E000 Micro-Tick timer (Utick).
0x4001 3000 0x5001 3000 Analog controls.
0x4001 5000 0x5001 5000 Reserved.
1 0x4002 3000 0x5002 3000 I
2
S signal sharing (Sysctl).
0x4002 8000 0x5002 8000 Standard counter/timer 2 (Timer2).
0x4002 9000 0x5002 9000 Standard counter/timer 3 (Timer3).
0x4002 A000 0x5002 A000 Standard counter/timer 4 (Timer4).
0x4002 C000 0x5002 C000 RTC & Wake-up timer.
0x4002 D000 0x5002 D000 OS_Event Timer.
0x4003 4000 0x5003 4000 Flash controller.
0x4003 5000 0x5003 5000 PRINCE dynamic encrypt/decrypt.
0x4003 8000 0x5003 8000 Reserved.
0x4003 A000 0x5003 A000 True Random Number Generator.
0x4003 B000 0x5003 B000 Physical Unclonable Function (PUF).
0x4003 D000 0x5003 D000 Programmable Logic Unit (PLU).
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 15 of 1015
NXP Semiconductors
UM11424
Chapter 2: LPC55S0x/LPC550x Memory Map
2.1.7 AHB peripherals
Tabl e 6 provides details of the addresses for AHB peripherals. AHB peripherals have both
secure and non-secure access.
Table 6. AHB peripheral memory map
AHB port Non-secure
base address
Secure
base address
Peripheral
7 0x4008 2000 0x5008 2000 DMA0 registers.
0x4008 4000 0x5008 4000 Reserved.
0x4008 5000 0x5008 5000 SCTimer/PWM.
0x4008 6000 0x5008 6000 Flexcomm Interface 0.
0x4008 7000 0x5008 7000 Flexcomm Interface 1.
0x4008 8000 0x5008 8000 Flexcomm Interface 2.
0x4008 9000 0x5008 9000 Flexcomm Interface 3.
0x4008 A000 0x5008 A000 Flexcomm Interface 4.
0x4008 C000 0x5008 C000 High-Speed GPIO.
8 0x4009 4000 0x5009 4000 Reserved.
0x4009 5000 0x5009 5000 CRC Engine.
0x4009 6000 0x5009 6000 Flexcomm Interface 5.
0x4009 7000 0x5009 7000 Flexcomm Interface 6.
0x4009 8000 0x5009 8000 Flexcomm Interface 7.
0x4009 D000 0x5009 C000 Debug Mailbox (DM-AP).
0x4009 C000 0x5009 D000 CAN0.
0x4009 F000 0x5009 F000 High Speed SPI (SPI8).
9 0x400A 0000 0x500A 0000 ADC0.
0x400A 1000 0x500A 1000 Code Watchdog (CDOG).
0x400A 2000 0x500A 2000 Reserved.
0x400A 3000 0x500A 3000 Reserved.
0x400A 4000 0x500A 4000 Hash-AES registers.
0x400A 5000 0x500A 5000 Casper.
0x400A 7000 0x500A 7000 DMA1 registers.
0x400A 8000 0x500A 8000 Secure HS GPIO.
0x400A C000 0x500A C000 Security control registers.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 16 of 1015
NXP Semiconductors
UM11424
Chapter 2: LPC55S0x/LPC550x Memory Map
2.1.8 RAM configuration
Tabl e 7 describes the RAM configuration for the LPC55S0x/LPC550x.
Table 7. RAM Configuration
RAM Total RAM-X (KB) RAM0 (KB) RAM1 (KB) RAM2 (KB) RAM3 (KB)
96 KB devices 16 32 16 16 16
80 KB devices 16 32 16 16 (for 80k; it is
RAMx+RAM0+RAM
1+RAM2)
- (for 80k; it is
RAMx+RAM0+RAM
1+RAM2)
48 KB devices 16 32 - - -
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 17 of 1015
3.1 How to read this chapter
Available interrupt sources may vary with specific LPC55xx device types.
3.2 Features
Nested Vectored Interrupt Controller (NVIC) is an integral part of the CPU.
A tightly coupled interrupt controller provides low interrupt latency.
Controls system exceptions and peripheral interrupts.
The NVIC for the Cortex-M33 supports:
64 vectored interrupt slots
.
Eight programmable interrupt priority levels with hardware priority level masking.
Vector Table Offset Register VTOR.
Software interrupt generation.
Support for NMI from any interrupt, see
Section 21.4.3 “GPIO grouped interrupt
port enable registers.
3.3 General description
The tight coupling of the NVIC to the CPU allows for low interrupt latency and the efficient
processing of late arriving interrupts.
3.3.1 Interrupt sources
Tabl e 8 lists the interrupt sources for each peripheral function. Each peripheral device can
have one or more interrupt lines to the Vectored Interrupt Controller. Each line may
represent more than one interrupt source. The interrupt number does not imply any
interrupt priority when interrupts are not given the same priority. As an example, in the
case where two interrupts are given the same priority, the interrupt numbers shown in the
table are relevant.
UM11424
Chapter 3: LPC55S0x/LPC550x Nested Vectored Interrupt
Controller (NVIC)
Rev. 1.0 — 20 October 2020 User manual
Table 8. Connection of interrupt sources to the NVIC
Interrupt Name Interrupt description Flags
0 WDT_BOD_IRQn Device specific interrupts. Windowed watchdog timer,
Brownout detect, Flash interrupt.
1 DMA0_IRQn DMA0 controller. Interrupt A and interrupt B, error
interrupt.
2 GINT0_IRQn GPIO group 0. Enabled pin interrupts.
3 GINT1_IRQn GPIO group 1. Enabled pin interrupts.
4 PIN_INT0_IRQn Pin interrupt 0 or pattern match engine slice 0. PSTAT - pin interrupt status.
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 18 of 1015
NXP Semiconductors
UM11424
Chapter 3: LPC55S0x/LPC550x Nested Vectored Interrupt Controller
5 PIN_INT1_IRQn Pin interrupt 1 or pattern match engine slice 1. PSTAT - pin interrupt status.
6 PIN_INT2_IRQn Pin interrupt 2 or pattern match engine slice 2. PSTAT - pin interrupt status.
7 PIN_INT3_IRQn Pin interrupt 3 or pattern match engine slice 3. PSTAT - pin interrupt status.
8 UTICK0_IRQn Micro-tick timer. INTR.
9 MRT0_IRQn Multi-rate timer. Global MRT interrupts: GFLAG0,
1, 2, 3.
10 CTIMER0_IRQn Standard counter/timer CTIMER0. Match and capture interrupts.
11 CTIMER1_IRQn Standard counter/timer CTIMER1. Match and capture interrupts.
12 SCT0_IRQn SCTimer/PWM. EVFLAG SCT event.
13 CTIMER3_IRQn Standard counter/timer CTIMER3 Match and capture interrupts.
14 FLEXCOMM0_IRQn Flexcomm Interface 0 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
See enable read and set register
of this module.
15 FLEXCOMM1_IRQn Flexcomm Interface 1 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
16 FLEXCOMM2_IRQn Flexcomm Interface 2 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
17 FLEXCOMM3_IRQn Flexcomm Interface 3 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
18 FLEXCOMM4_IRQn Flexcomm Interface 4 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
19 FLEXCOMM5_IRQn Flexcomm Interface 5 (USART, SPI,I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
20 FLEXCOMM6_IRQn Flexcomm Interface 6 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
21 FLEXCOMM7_IRQn Flexcomm Interface 7 (USART, SPI, I
2
C, I
2
S,
FLEXCOMM).
Same as Flexcomm0.
22 ADC0_IRQn ADC0. See enable read and set register
of this module.
23 Reserved39_IRQn Reserved interrupt. -
24 ACMP_IRQn ACMP interrupts. See enable read and set register
of this module.
25 Reserved41_IRQn Reserved interrupt. -
26 Reserved42_IRQn Reserved interrupt. -
27 Reserved43_IRQn Reserved interrupt. -
28 Reserved44_IRQn Reserved interrupt. -
29 RTC_IRQn RTC alarm and wake-up interrupts. See enable read and set register
of this module.
30 Reserved46_IRQn Reserved interrupt. -
31 WAKEUP_IRQn Wakeup for low power mode (Power Down) use
when wakeupio is enabled during power down.
See WAKEIOCAUSE register in
power management chapter.
32 PIN_INT4_IRQn Pin interrupt 4 or pattern match engine slice 4 int. PSTAT - pin interrupt status.
33 PIN_INT5_IRQn Pin interrupt 5 or pattern match engine slice 5 int. PSTAT - pin interrupt status.
34 PIN_INT6_IRQn Pin interrupt 6 or pattern match engine slice 6 int. PSTAT - pin interrupt status.
35 PIN_INT7_IRQn Pin interrupt 7 or pattern match engine slice 7 int. PSTAT - pin interrupt status.
Table 8. Connection of interrupt sources to the NVIC
Interrupt Name Interrupt description Flags
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 19 of 1015
NXP Semiconductors
UM11424
Chapter 3: LPC55S0x/LPC550x Nested Vectored Interrupt Controller
36 CTIMER2_IRQn Standard counter/timer CTIMER2. Match and capture interrupts.
37 CTIMER4_IRQn Standard counter/timer CTIMER4. Match and capture interrupts.
38 OS_EVENT_IRQn OS_EVENT_TIMER and OS_EVENT_WAKEUP
interrupts.
-
39 Reserved55_IRQn Reserved interrupt. -
40 Reserved56_IRQn Reserved interrupt. -
41 Reserved57_IRQn Reserved interrupt. -
42 Reserved58_IRQn Reserved interrupt. -
43 CAN0_IRQ0_IRQn CAN Interrupt 0. CAN Interrupts.
44 CAN0_IRQ1_IRQn CAN Interrupt 1. CAN Interrupts.
45 Reserved. Reserved. -
46 Reserved. Reserved. -
47 Reserved. Reserved. -
48 Reserved. Reserved. -
49 SEC_HYPERVISOR_CA
LL_IRQn
SEC_HYPERVISOR_CALL interrupt HF interrupts.
50 SEC_GPIO_INT0_IRQ0_I
RQn
Secure GPIO function is available on P0(0-31)
and 2x Pin Interrupt outputs are available to
NVIC.
SGPIO 0 interrupts.
51 SEC_GPIO_INT1_IRQ0_I
RQn
Secure GPIO function is available on P0(0-31)
and 2x Pin Interrupt outputs are available to
NVIC.
SGPIO 1 interrupts.
52 PLU_IRQn Programmable Logic Unit. PLU interrupts.
53 SEC_VIO_IRQn Secure violation interrupt. Secure violation interrupts.
54 HASHCRYPT_IRQn SHA interrupt. Hash interrupts.
55 CASPER CASPER Crypto co-processor interrupt. Casper interrupts.
56 PUF PUF Controller Interrupt. PUF interrupts.
57 Reserved - -
58 SDMA1 Secure DMA (DMA1) controller. Secure DMA interrupts.
59 HS_SPI HS_SPI. HS_SPI.
60 CDOG CDOG Interrupt. CDOG Interrupts.
Table 8. Connection of interrupt sources to the NVIC
Interrupt Name Interrupt description Flags
UM11424 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors B.V. 2020. All rights reserved.
User manual Rev. 1.0 — 20 October 2020 20 of 1015
NXP Semiconductors
UM11424
Chapter 3: LPC55S0x/LPC550x Nested Vectored Interrupt Controller
3.4 Register description
The NVIC registers are located on the ARM private peripheral bus.
Table 9. Register overview: NVIC (base address = 0xe000e100)
Name Access Offset Description Reset
value
Section
ISER0 R/W 0x100 Interrupt set enable register 0. This register allows enabling
interrupts and reading back the interrupt enables for peripheral
functions.
0
3.4.1
ISER1 R/W 0x104 Interrupt set enable register 1. See ISER0 description. 0 3.4.2
ICER0 R/W 0x180 Interrupt clear enable register 0. This register allows disabling
interrupts and reading back the interrupt enables for peripheral
functions.
0 3.4.3
ICER1 R/W 0x184 Interrupt clear enable register 1. See ISER0 description. 0 3.4.4
ISPR0 R/W 0x200 Interrupt set pending register 0. This register allows changing
the interrupt state to pending and reading back the interrupt
pending state for peripheral functions.
0 3.4.5
ISPR1 R/W 0x204 Interrupt set pending register 1. See ISPR0 description. 0 3.4.6
ICPR0 R/W 0x280 Interrupt clear pending register 0. This register allows changing
the interrupt state to not pending and reading back the interrupt
pending state for peripheral functions.
0 3.4.7
ICPR1 R/W 0x284 Interrupt clear pending register 1. See ICPR0 description. 0 3.4.8
IABR0 RO 0x300 Interrupt active bit register 0. This register allows reading the
current interrupt active state for specific peripheral functions.
0 3.4.9
IABR1 RO 0x304 Interrupt active bit register 1. See IABR0 description. 0 3.4.10
IPR0 R/W 0x400 Interrupt priority register 0. This register contains the 3-bit
priority fields for interrupts 0 to 3.
0 3.4.11
IPR1 R/W 0x404 Interrupt priority register 1. This register contains the 3-bit
priority fields for interrupts 4 to 7.
0 3.4.12
IPR2 R/W 0x408 Interrupt priority register2. This register contains the 3-bit
priority fields for interrupts 8 to 11.
0 3.4.13
IPR3 R/W 0x40C Interrupt priority register 3. This register contains the 3-bit
priority fields for interrupts 12 to 15.
0 3.4.14
IPR4 R/W 0x410 Interrupt priority register 4. This register contains the 3-bit
priority fields for interrupts 16 to 19.
0 3.4.15
IPR5 R/W 0x414 Interrupt priority register 5. This register contains the 3-bit
priority fields for interrupts 20 to 23.
0 3.4.16
IPR6 R/W 0x418 Interrupt priority register 6. This register contains the 3-bit
priority fields for interrupts 24 to 27.
0 3.4.17
IPR7 R/W 0x41C Interrupt priority register 7. This register contains the 3-bit
priority fields for interrupts 28 to 31.
0 3.4.18
IPR8 R/W 0x420 Interrupt priority register 8. This register contains the 3-bit
priority fields for interrupts 32 to 35.
0 3.4.19
IPR9 R/W 0x424 Interrupt priority register 9. This register contains the 3-bit
priority fields for interrupts 36 to 39.
0 3.4.20
IPR10 R/W 0x428 Interrupt priority register 10. This register contains the 3-bit
priority fields for interrupts 40 to 43.
0 3.4.21
  • Page 1 1
  • Page 2 2
  • Page 3 3
  • Page 4 4
  • Page 5 5
  • Page 6 6
  • Page 7 7
  • Page 8 8
  • Page 9 9
  • Page 10 10
  • Page 11 11
  • Page 12 12
  • Page 13 13
  • Page 14 14
  • Page 15 15
  • Page 16 16
  • Page 17 17
  • Page 18 18
  • Page 19 19
  • Page 20 20
  • Page 21 21
  • Page 22 22
  • Page 23 23
  • Page 24 24
  • Page 25 25
  • Page 26 26
  • Page 27 27
  • Page 28 28
  • Page 29 29
  • Page 30 30
  • Page 31 31
  • Page 32 32
  • Page 33 33
  • Page 34 34
  • Page 35 35
  • Page 36 36
  • Page 37 37
  • Page 38 38
  • Page 39 39
  • Page 40 40
  • Page 41 41
  • Page 42 42
  • Page 43 43
  • Page 44 44
  • Page 45 45
  • Page 46 46
  • Page 47 47
  • Page 48 48
  • Page 49 49
  • Page 50 50
  • Page 51 51
  • Page 52 52
  • Page 53 53
  • Page 54 54
  • Page 55 55
  • Page 56 56
  • Page 57 57
  • Page 58 58
  • Page 59 59
  • Page 60 60
  • Page 61 61
  • Page 62 62
  • Page 63 63
  • Page 64 64
  • Page 65 65
  • Page 66 66
  • Page 67 67
  • Page 68 68
  • Page 69 69
  • Page 70 70
  • Page 71 71
  • Page 72 72
  • Page 73 73
  • Page 74 74
  • Page 75 75
  • Page 76 76
  • Page 77 77
  • Page 78 78
  • Page 79 79
  • Page 80 80
  • Page 81 81
  • Page 82 82
  • Page 83 83
  • Page 84 84
  • Page 85 85
  • Page 86 86
  • Page 87 87
  • Page 88 88
  • Page 89 89
  • Page 90 90
  • Page 91 91
  • Page 92 92
  • Page 93 93
  • Page 94 94
  • Page 95 95
  • Page 96 96
  • Page 97 97
  • Page 98 98
  • Page 99 99
  • Page 100 100
  • Page 101 101
  • Page 102 102
  • Page 103 103
  • Page 104 104
  • Page 105 105
  • Page 106 106
  • Page 107 107
  • Page 108 108
  • Page 109 109
  • Page 110 110
  • Page 111 111
  • Page 112 112
  • Page 113 113
  • Page 114 114
  • Page 115 115
  • Page 116 116
  • Page 117 117
  • Page 118 118
  • Page 119 119
  • Page 120 120
  • Page 121 121
  • Page 122 122
  • Page 123 123
  • Page 124 124
  • Page 125 125
  • Page 126 126
  • Page 127 127
  • Page 128 128
  • Page 129 129
  • Page 130 130
  • Page 131 131
  • Page 132 132
  • Page 133 133
  • Page 134 134
  • Page 135 135
  • Page 136 136
  • Page 137 137
  • Page 138 138
  • Page 139 139
  • Page 140 140
  • Page 141 141
  • Page 142 142
  • Page 143 143
  • Page 144 144
  • Page 145 145
  • Page 146 146
  • Page 147 147
  • Page 148 148
  • Page 149 149
  • Page 150 150
  • Page 151 151
  • Page 152 152
  • Page 153 153
  • Page 154 154
  • Page 155 155
  • Page 156 156
  • Page 157 157
  • Page 158 158
  • Page 159 159
  • Page 160 160
  • Page 161 161
  • Page 162 162
  • Page 163 163
  • Page 164 164
  • Page 165 165
  • Page 166 166
  • Page 167 167
  • Page 168 168
  • Page 169 169
  • Page 170 170
  • Page 171 171
  • Page 172 172
  • Page 173 173
  • Page 174 174
  • Page 175 175
  • Page 176 176
  • Page 177 177
  • Page 178 178
  • Page 179 179
  • Page 180 180
  • Page 181 181
  • Page 182 182
  • Page 183 183
  • Page 184 184
  • Page 185 185
  • Page 186 186
  • Page 187 187
  • Page 188 188
  • Page 189 189
  • Page 190 190
  • Page 191 191
  • Page 192 192
  • Page 193 193
  • Page 194 194
  • Page 195 195
  • Page 196 196
  • Page 197 197
  • Page 198 198
  • Page 199 199
  • Page 200 200
  • Page 201 201
  • Page 202 202
  • Page 203 203
  • Page 204 204
  • Page 205 205
  • Page 206 206
  • Page 207 207
  • Page 208 208
  • Page 209 209
  • Page 210 210
  • Page 211 211
  • Page 212 212
  • Page 213 213
  • Page 214 214
  • Page 215 215
  • Page 216 216
  • Page 217 217
  • Page 218 218
  • Page 219 219
  • Page 220 220
  • Page 221 221
  • Page 222 222
  • Page 223 223
  • Page 224 224
  • Page 225 225
  • Page 226 226
  • Page 227 227
  • Page 228 228
  • Page 229 229
  • Page 230 230
  • Page 231 231
  • Page 232 232
  • Page 233 233
  • Page 234 234
  • Page 235 235
  • Page 236 236
  • Page 237 237
  • Page 238 238
  • Page 239 239
  • Page 240 240
  • Page 241 241
  • Page 242 242
  • Page 243 243
  • Page 244 244
  • Page 245 245
  • Page 246 246
  • Page 247 247
  • Page 248 248
  • Page 249 249
  • Page 250 250
  • Page 251 251
  • Page 252 252
  • Page 253 253
  • Page 254 254
  • Page 255 255
  • Page 256 256
  • Page 257 257
  • Page 258 258
  • Page 259 259
  • Page 260 260
  • Page 261 261
  • Page 262 262
  • Page 263 263
  • Page 264 264
  • Page 265 265
  • Page 266 266
  • Page 267 267
  • Page 268 268
  • Page 269 269
  • Page 270 270
  • Page 271 271
  • Page 272 272
  • Page 273 273
  • Page 274 274
  • Page 275 275
  • Page 276 276
  • Page 277 277
  • Page 278 278
  • Page 279 279
  • Page 280 280
  • Page 281 281
  • Page 282 282
  • Page 283 283
  • Page 284 284
  • Page 285 285
  • Page 286 286
  • Page 287 287
  • Page 288 288
  • Page 289 289
  • Page 290 290
  • Page 291 291
  • Page 292 292
  • Page 293 293
  • Page 294 294
  • Page 295 295
  • Page 296 296
  • Page 297 297
  • Page 298 298
  • Page 299 299
  • Page 300 300
  • Page 301 301
  • Page 302 302
  • Page 303 303
  • Page 304 304
  • Page 305 305
  • Page 306 306
  • Page 307 307
  • Page 308 308
  • Page 309 309
  • Page 310 310
  • Page 311 311
  • Page 312 312
  • Page 313 313
  • Page 314 314
  • Page 315 315
  • Page 316 316
  • Page 317 317
  • Page 318 318
  • Page 319 319
  • Page 320 320
  • Page 321 321
  • Page 322 322
  • Page 323 323
  • Page 324 324
  • Page 325 325
  • Page 326 326
  • Page 327 327
  • Page 328 328
  • Page 329 329
  • Page 330 330
  • Page 331 331
  • Page 332 332
  • Page 333 333
  • Page 334 334
  • Page 335 335
  • Page 336 336
  • Page 337 337
  • Page 338 338
  • Page 339 339
  • Page 340 340
  • Page 341 341
  • Page 342 342
  • Page 343 343
  • Page 344 344
  • Page 345 345
  • Page 346 346
  • Page 347 347
  • Page 348 348
  • Page 349 349
  • Page 350 350
  • Page 351 351
  • Page 352 352
  • Page 353 353
  • Page 354 354
  • Page 355 355
  • Page 356 356
  • Page 357 357
  • Page 358 358
  • Page 359 359
  • Page 360 360
  • Page 361 361
  • Page 362 362
  • Page 363 363
  • Page 364 364
  • Page 365 365
  • Page 366 366
  • Page 367 367
  • Page 368 368
  • Page 369 369
  • Page 370 370
  • Page 371 371
  • Page 372 372
  • Page 373 373
  • Page 374 374
  • Page 375 375
  • Page 376 376
  • Page 377 377
  • Page 378 378
  • Page 379 379
  • Page 380 380
  • Page 381 381
  • Page 382 382
  • Page 383 383
  • Page 384 384
  • Page 385 385
  • Page 386 386
  • Page 387 387
  • Page 388 388
  • Page 389 389
  • Page 390 390
  • Page 391 391
  • Page 392 392
  • Page 393 393
  • Page 394 394
  • Page 395 395
  • Page 396 396
  • Page 397 397
  • Page 398 398
  • Page 399 399
  • Page 400 400
  • Page 401 401
  • Page 402 402
  • Page 403 403
  • Page 404 404
  • Page 405 405
  • Page 406 406
  • Page 407 407
  • Page 408 408
  • Page 409 409
  • Page 410 410
  • Page 411 411
  • Page 412 412
  • Page 413 413
  • Page 414 414
  • Page 415 415
  • Page 416 416
  • Page 417 417
  • Page 418 418
  • Page 419 419
  • Page 420 420
  • Page 421 421
  • Page 422 422
  • Page 423 423
  • Page 424 424
  • Page 425 425
  • Page 426 426
  • Page 427 427
  • Page 428 428
  • Page 429 429
  • Page 430 430
  • Page 431 431
  • Page 432 432
  • Page 433 433
  • Page 434 434
  • Page 435 435
  • Page 436 436
  • Page 437 437
  • Page 438 438
  • Page 439 439
  • Page 440 440
  • Page 441 441
  • Page 442 442
  • Page 443 443
  • Page 444 444
  • Page 445 445
  • Page 446 446
  • Page 447 447
  • Page 448 448
  • Page 449 449
  • Page 450 450
  • Page 451 451
  • Page 452 452
  • Page 453 453
  • Page 454 454
  • Page 455 455
  • Page 456 456
  • Page 457 457
  • Page 458 458
  • Page 459 459
  • Page 460 460
  • Page 461 461
  • Page 462 462
  • Page 463 463
  • Page 464 464
  • Page 465 465
  • Page 466 466
  • Page 467 467
  • Page 468 468
  • Page 469 469
  • Page 470 470
  • Page 471 471
  • Page 472 472
  • Page 473 473
  • Page 474 474
  • Page 475 475
  • Page 476 476
  • Page 477 477
  • Page 478 478
  • Page 479 479
  • Page 480 480
  • Page 481 481
  • Page 482 482
  • Page 483 483
  • Page 484 484
  • Page 485 485
  • Page 486 486
  • Page 487 487
  • Page 488 488
  • Page 489 489
  • Page 490 490
  • Page 491 491
  • Page 492 492
  • Page 493 493
  • Page 494 494
  • Page 495 495
  • Page 496 496
  • Page 497 497
  • Page 498 498
  • Page 499 499
  • Page 500 500
  • Page 501 501
  • Page 502 502
  • Page 503 503
  • Page 504 504
  • Page 505 505
  • Page 506 506
  • Page 507 507
  • Page 508 508
  • Page 509 509
  • Page 510 510
  • Page 511 511
  • Page 512 512
  • Page 513 513
  • Page 514 514
  • Page 515 515
  • Page 516 516
  • Page 517 517
  • Page 518 518
  • Page 519 519
  • Page 520 520
  • Page 521 521
  • Page 522 522
  • Page 523 523
  • Page 524 524
  • Page 525 525
  • Page 526 526
  • Page 527 527
  • Page 528 528
  • Page 529 529
  • Page 530 530
  • Page 531 531
  • Page 532 532
  • Page 533 533
  • Page 534 534
  • Page 535 535
  • Page 536 536
  • Page 537 537
  • Page 538 538
  • Page 539 539
  • Page 540 540
  • Page 541 541
  • Page 542 542
  • Page 543 543
  • Page 544 544
  • Page 545 545
  • Page 546 546
  • Page 547 547
  • Page 548 548
  • Page 549 549
  • Page 550 550
  • Page 551 551
  • Page 552 552
  • Page 553 553
  • Page 554 554
  • Page 555 555
  • Page 556 556
  • Page 557 557
  • Page 558 558
  • Page 559 559
  • Page 560 560
  • Page 561 561
  • Page 562 562
  • Page 563 563
  • Page 564 564
  • Page 565 565
  • Page 566 566
  • Page 567 567
  • Page 568 568
  • Page 569 569
  • Page 570 570
  • Page 571 571
  • Page 572 572
  • Page 573 573
  • Page 574 574
  • Page 575 575
  • Page 576 576
  • Page 577 577
  • Page 578 578
  • Page 579 579
  • Page 580 580
  • Page 581 581
  • Page 582 582
  • Page 583 583
  • Page 584 584
  • Page 585 585
  • Page 586 586
  • Page 587 587
  • Page 588 588
  • Page 589 589
  • Page 590 590
  • Page 591 591
  • Page 592 592
  • Page 593 593
  • Page 594 594
  • Page 595 595
  • Page 596 596
  • Page 597 597
  • Page 598 598
  • Page 599 599
  • Page 600 600
  • Page 601 601
  • Page 602 602
  • Page 603 603
  • Page 604 604
  • Page 605 605
  • Page 606 606
  • Page 607 607
  • Page 608 608
  • Page 609 609
  • Page 610 610
  • Page 611 611
  • Page 612 612
  • Page 613 613
  • Page 614 614
  • Page 615 615
  • Page 616 616
  • Page 617 617
  • Page 618 618
  • Page 619 619
  • Page 620 620
  • Page 621 621
  • Page 622 622
  • Page 623 623
  • Page 624 624
  • Page 625 625
  • Page 626 626
  • Page 627 627
  • Page 628 628
  • Page 629 629
  • Page 630 630
  • Page 631 631
  • Page 632 632
  • Page 633 633
  • Page 634 634
  • Page 635 635
  • Page 636 636
  • Page 637 637
  • Page 638 638
  • Page 639 639
  • Page 640 640
  • Page 641 641
  • Page 642 642
  • Page 643 643
  • Page 644 644
  • Page 645 645
  • Page 646 646
  • Page 647 647
  • Page 648 648
  • Page 649 649
  • Page 650 650
  • Page 651 651
  • Page 652 652
  • Page 653 653
  • Page 654 654
  • Page 655 655
  • Page 656 656
  • Page 657 657
  • Page 658 658
  • Page 659 659
  • Page 660 660
  • Page 661 661
  • Page 662 662
  • Page 663 663
  • Page 664 664
  • Page 665 665
  • Page 666 666
  • Page 667 667
  • Page 668 668
  • Page 669 669
  • Page 670 670
  • Page 671 671
  • Page 672 672
  • Page 673 673
  • Page 674 674
  • Page 675 675
  • Page 676 676
  • Page 677 677
  • Page 678 678
  • Page 679 679
  • Page 680 680
  • Page 681 681
  • Page 682 682
  • Page 683 683
  • Page 684 684
  • Page 685 685
  • Page 686 686
  • Page 687 687
  • Page 688 688
  • Page 689 689
  • Page 690 690
  • Page 691 691
  • Page 692 692
  • Page 693 693
  • Page 694 694
  • Page 695 695
  • Page 696 696
  • Page 697 697
  • Page 698 698
  • Page 699 699
  • Page 700 700
  • Page 701 701
  • Page 702 702
  • Page 703 703
  • Page 704 704
  • Page 705 705
  • Page 706 706
  • Page 707 707
  • Page 708 708
  • Page 709 709
  • Page 710 710
  • Page 711 711
  • Page 712 712
  • Page 713 713
  • Page 714 714
  • Page 715 715
  • Page 716 716
  • Page 717 717
  • Page 718 718
  • Page 719 719
  • Page 720 720
  • Page 721 721
  • Page 722 722
  • Page 723 723
  • Page 724 724
  • Page 725 725
  • Page 726 726
  • Page 727 727
  • Page 728 728
  • Page 729 729
  • Page 730 730
  • Page 731 731
  • Page 732 732
  • Page 733 733
  • Page 734 734
  • Page 735 735
  • Page 736 736
  • Page 737 737
  • Page 738 738
  • Page 739 739
  • Page 740 740
  • Page 741 741
  • Page 742 742
  • Page 743 743
  • Page 744 744
  • Page 745 745
  • Page 746 746
  • Page 747 747
  • Page 748 748
  • Page 749 749
  • Page 750 750
  • Page 751 751
  • Page 752 752
  • Page 753 753
  • Page 754 754
  • Page 755 755
  • Page 756 756
  • Page 757 757
  • Page 758 758
  • Page 759 759
  • Page 760 760
  • Page 761 761
  • Page 762 762
  • Page 763 763
  • Page 764 764
  • Page 765 765
  • Page 766 766
  • Page 767 767
  • Page 768 768
  • Page 769 769
  • Page 770 770
  • Page 771 771
  • Page 772 772
  • Page 773 773
  • Page 774 774
  • Page 775 775
  • Page 776 776
  • Page 777 777
  • Page 778 778
  • Page 779 779
  • Page 780 780
  • Page 781 781
  • Page 782 782
  • Page 783 783
  • Page 784 784
  • Page 785 785
  • Page 786 786
  • Page 787 787
  • Page 788 788
  • Page 789 789
  • Page 790 790
  • Page 791 791
  • Page 792 792
  • Page 793 793
  • Page 794 794
  • Page 795 795
  • Page 796 796
  • Page 797 797
  • Page 798 798
  • Page 799 799
  • Page 800 800
  • Page 801 801
  • Page 802 802
  • Page 803 803
  • Page 804 804
  • Page 805 805
  • Page 806 806
  • Page 807 807
  • Page 808 808
  • Page 809 809
  • Page 810 810
  • Page 811 811
  • Page 812 812
  • Page 813 813
  • Page 814 814
  • Page 815 815
  • Page 816 816
  • Page 817 817
  • Page 818 818
  • Page 819 819
  • Page 820 820
  • Page 821 821
  • Page 822 822
  • Page 823 823
  • Page 824 824
  • Page 825 825
  • Page 826 826
  • Page 827 827
  • Page 828 828
  • Page 829 829
  • Page 830 830
  • Page 831 831
  • Page 832 832
  • Page 833 833
  • Page 834 834
  • Page 835 835
  • Page 836 836
  • Page 837 837
  • Page 838 838
  • Page 839 839
  • Page 840 840
  • Page 841 841
  • Page 842 842
  • Page 843 843
  • Page 844 844
  • Page 845 845
  • Page 846 846
  • Page 847 847
  • Page 848 848
  • Page 849 849
  • Page 850 850
  • Page 851 851
  • Page 852 852
  • Page 853 853
  • Page 854 854
  • Page 855 855
  • Page 856 856
  • Page 857 857
  • Page 858 858
  • Page 859 859
  • Page 860 860
  • Page 861 861
  • Page 862 862
  • Page 863 863
  • Page 864 864
  • Page 865 865
  • Page 866 866
  • Page 867 867
  • Page 868 868
  • Page 869 869
  • Page 870 870
  • Page 871 871
  • Page 872 872
  • Page 873 873
  • Page 874 874
  • Page 875 875
  • Page 876 876
  • Page 877 877
  • Page 878 878
  • Page 879 879
  • Page 880 880
  • Page 881 881
  • Page 882 882
  • Page 883 883
  • Page 884 884
  • Page 885 885
  • Page 886 886
  • Page 887 887
  • Page 888 888
  • Page 889 889
  • Page 890 890
  • Page 891 891
  • Page 892 892
  • Page 893 893
  • Page 894 894
  • Page 895 895
  • Page 896 896
  • Page 897 897
  • Page 898 898
  • Page 899 899
  • Page 900 900
  • Page 901 901
  • Page 902 902
  • Page 903 903
  • Page 904 904
  • Page 905 905
  • Page 906 906
  • Page 907 907
  • Page 908 908
  • Page 909 909
  • Page 910 910
  • Page 911 911
  • Page 912 912
  • Page 913 913
  • Page 914 914
  • Page 915 915
  • Page 916 916
  • Page 917 917
  • Page 918 918
  • Page 919 919
  • Page 920 920
  • Page 921 921
  • Page 922 922
  • Page 923 923
  • Page 924 924
  • Page 925 925
  • Page 926 926
  • Page 927 927
  • Page 928 928
  • Page 929 929
  • Page 930 930
  • Page 931 931
  • Page 932 932
  • Page 933 933
  • Page 934 934
  • Page 935 935
  • Page 936 936
  • Page 937 937
  • Page 938 938
  • Page 939 939
  • Page 940 940
  • Page 941 941
  • Page 942 942
  • Page 943 943
  • Page 944 944
  • Page 945 945
  • Page 946 946
  • Page 947 947
  • Page 948 948
  • Page 949 949
  • Page 950 950
  • Page 951 951
  • Page 952 952
  • Page 953 953
  • Page 954 954
  • Page 955 955
  • Page 956 956
  • Page 957 957
  • Page 958 958
  • Page 959 959
  • Page 960 960
  • Page 961 961
  • Page 962 962
  • Page 963 963
  • Page 964 964
  • Page 965 965
  • Page 966 966
  • Page 967 967
  • Page 968 968
  • Page 969 969
  • Page 970 970
  • Page 971 971
  • Page 972 972
  • Page 973 973
  • Page 974 974
  • Page 975 975
  • Page 976 976
  • Page 977 977
  • Page 978 978
  • Page 979 979
  • Page 980 980
  • Page 981 981
  • Page 982 982
  • Page 983 983
  • Page 984 984
  • Page 985 985
  • Page 986 986
  • Page 987 987
  • Page 988 988
  • Page 989 989
  • Page 990 990
  • Page 991 991
  • Page 992 992
  • Page 993 993
  • Page 994 994
  • Page 995 995
  • Page 996 996
  • Page 997 997
  • Page 998 998
  • Page 999 999
  • Page 1000 1000
  • Page 1001 1001
  • Page 1002 1002
  • Page 1003 1003
  • Page 1004 1004
  • Page 1005 1005
  • Page 1006 1006
  • Page 1007 1007
  • Page 1008 1008
  • Page 1009 1009
  • Page 1010 1010
  • Page 1011 1011
  • Page 1012 1012
  • Page 1013 1013
  • Page 1014 1014
  • Page 1015 1015

NXP LPC550x/S0x User guide

Type
User guide

Ask a question and I''ll find the answer in the document

Finding information in a document is now easier with AI