Intel
®
Xeon
®
Processor C5500/C3500 Series
Datasheet, Volume 1 February 2010
20 Order Number: 323103-001
54 Processor’s Intel
®
QuickPath Interconnect Physical Layer Attributes ..............................107
55 Intel
®
QuickPath Interconnect Link Layer Attributes....................................................108
56 Intel
®
QuickPath Interconnect Routing Layer Attributes...............................................108
57 Processor’s Intel
®
QuickPath Interconnect Coherent Protocol Attributes.........................110
58 Picket Post Platform Intel
®
QuickPath Interconnect Non-Coherent Protocol
Attributes..............................................................................................................110
59 Intel
®
QuickPath Interconnect Interrupts Attributes ....................................................110
60 Intel
®
QuickPath Interconnect Fault Handling Attributes ..............................................111
61 Intel
®
QuickPath Interconnect Reset/Initialization Attributes ........................................111
62 Intel
®
QuickPath Interconnect Other Attributes ..........................................................111
63 Supported Intel
®
QPI Message Classes......................................................................112
64 Memory Address Decoder Fields ...............................................................................114
65 I/O Decoder Entries................................................................................................115
66 Profile Control........................................................................................................117
67 Time-Out Level Classification for IIO .........................................................................118
68 Link Width Strapping Options...................................................................................122
69 Supported Degraded Modes in IIO ............................................................................122
70 Incoming PCI Express Message Cycles.......................................................................125
71 Outgoing PCI Express Memory, I/O and Configuration Request/Completion Cycles...........126
72 Outgoing PCI Express Message Cycles.......................................................................127
73 PCI Express Transaction ID Handling.........................................................................128
74 PCI Express Attribute Handling.................................................................................129
75 PCI Express CompleterID Handling ...........................................................................129
76 PCI Express Credit Mapping for Inbound Requests ......................................................132
77 PCI Express Credit Mapping for Outbound Requests ....................................................132
78 Type 0 Configuration Header for Local and Remote Interface........................................144
79 Class Code ............................................................................................................145
80 Memory Aperture Size Defined by BAR ......................................................................146
81 Incoming PCI Express NTB Memory, I/O and Configuration Request/Completion Cycles....158
82 Incoming PCI Express Message Cycles.......................................................................159
83 Outgoing PCI Express Memory, I/O and Configuration Request/Completion Cycles...........160
84 Outgoing PCI Express Message Cycles with Respect to NTB..........................................162
85 PCI Express Transaction ID Handling.........................................................................164
86 PCI Express Attribute Handling.................................................................................164
87 PCI Express CompleterID Handling ...........................................................................165
88 IIO Bus 0 Device 3 Legacy Configuration Map (PCI Express Registers)...........................172
89 IIO Devices 3 Extended Configuration Map (PCI Express Registers) Page#0 ...................173
90 IIO Devices 3 Extended Configuration Map (PCI Express Registers) Page#1 ...................174
91 MSI Vector Handling and Processing by IIO on Primary Side.........................................190
92 MSI Vector Handling and Processing by IIO on Secondary Side.....................................256
93 NTB MMIO Shadow Registers ...................................................................................277
94 NTB MMIO Map ......................................................................................................278
95 NTB MMIO Map ......................................................................................................300
96 MSI-X Vector Handling and Processing by IIO on Primary Side......................................301
97 NTB MMIO Map ......................................................................................................303
98 MSI-X Vector Handling and Processing by IIO on Secondary Side..................................304
99 Ordering Term Definitions........................................................................................312
100 Inbound Data Flow Ordering Rules............................................................................315
101 Outbound Data Flow Ordering Rules..........................................................................317
102 Outbound Target Decoder Entries .............................................................................332
103 Decoding of Outbound Memory Requests from Intel
®
QPI (from CPU or Remote
Peer-to-Peer).........................................................................................................333
104 Decoding of Outbound Configuration Requests from Intel
®
QPI and Decoding of
Outbound Peer-to-Peer Completions from Intel
®
QPI...................................................334
105 Subtractive Decoding of Outbound I/O Requests from Intel
®
QPI..................................334