NXP MPC5605BK Reference guide

Type
Reference guide

This manual is also suitable for

MPC5606BK Microcontroller
Reference Manual
Devices Supported:
MPC5606BKRM
Rev. 2
05/2014
MPC5606BK
MPC5605BK
This page is intentionally left blank.
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 3
Chapter 1
Preface
1.1 Overview .........................................................................................................................................21
1.2 Audience ..........................................................................................................................................21
1.3 Guide to this reference manual ........................................................................................................21
1.4 Register description conventions ....................................................................................................25
1.5 References .......................................................................................................................................26
1.6 How to use the MPC5606BK documents .......................................................................................26
1.6.1 The MPC5606BK document set .....................................................................................26
1.6.2 Reference manual content ..............................................................................................27
1.7 Using the MPC5606BK ..................................................................................................................28
1.7.1 Hardware design .............................................................................................................28
1.7.2 Input/output pins .............................................................................................................29
1.7.3 Software design ..............................................................................................................29
1.7.4 Other features .................................................................................................................30
Chapter 2
Introduction
2.1 The MPC5606BK microcontroller family ......................................................................................31
2.2 MPC5606BK device comparison ....................................................................................................31
2.3 Device block diagram ......................................................................................................................32
2.4 Feature details .................................................................................................................................35
2.4.1 e200z0h core processor ..................................................................................................35
2.4.2 Crossbar switch (XBAR) ................................................................................................35
2.4.3 Interrupt Controller (INTC) ............................................................................................35
2.4.4 System Integration Unit Lite (SIUL) ..............................................................................36
2.4.5 Flash memory .................................................................................................................36
2.4.6 SRAM .............................................................................................................................38
2.4.7 Memory Protection Unit (MPU) ....................................................................................38
2.4.8 Boot Assist Module (BAM) ...........................................................................................38
2.4.9 Enhanced Modular Input Output System (eMIOS) ........................................................39
2.4.10 Deserial Serial Peripheral Interface Module (DSPI) ......................................................40
2.4.11 Controller Area Network module (FlexCAN) ................................................................40
2.4.12 System clocks and clock generation ...............................................................................41
2.4.13 System timers .................................................................................................................42
2.4.14 System watchdog timer ..................................................................................................43
2.4.15 Inter-Integrated Circuit (I2C) module ............................................................................43
2.4.16 On-chip voltage regulator (VREG) ................................................................................43
2.4.17 Analog-to-Digital Converter (ADC) ..............................................................................44
2.4.18 Enhanced Direct Memory Access controller (eDMA) ...................................................45
2.4.19 Cross Trigger Unit (CTU) ..............................................................................................45
2.4.20 Serial communication interface module (LINFlex) .......................................................46
2.4.21 JTAG Controller (JTAGC) .............................................................................................47
2.5 Developer support ..........................................................................................................................47
MPC5606BK Microcontroller Reference Manual, Rev. 2
4 Freescale Semiconductor
Chapter 3
Memory Map
Chapter 4
Signal description
4.1 Package pinouts ...............................................................................................................................53
4.2 Pin muxing ......................................................................................................................................55
Chapter 5
Microcontroller Boot
5.1 Boot mechanism ..............................................................................................................................75
5.1.1 Flash memory boot .........................................................................................................76
5.1.2 Serial boot mode .............................................................................................................78
5.1.3 Censorship ......................................................................................................................78
5.2 Boot Assist Module (BAM) ............................................................................................................83
5.2.1 BAM software flow ........................................................................................................83
5.2.2 LINFlex (RS232) boot ....................................................................................................91
5.2.3 FlexCAN boot ................................................................................................................92
5.3 System Status and Configuration Module (SSCM) ........................................................................94
5.3.1 Introduction ....................................................................................................................94
5.3.2 Features ...........................................................................................................................94
5.3.3 Modes of operation .........................................................................................................95
5.3.4 Memory map and register description ............................................................................95
Chapter 6
Clock Description
6.1 Clock architecture .........................................................................................................................105
6.2 Clock gating ..................................................................................................................................106
6.3 Fast external crystal oscillator (FXOSC) digital interface ............................................................107
6.3.1 Main features ................................................................................................................107
6.3.2 Functional description ..................................................................................................107
6.3.3 Register description ......................................................................................................108
6.4 Slow external crystal oscillator (SXOSC) digital interface ..........................................................109
6.4.1 Introduction ..................................................................................................................109
6.4.2 Main features ................................................................................................................109
6.4.3 Functional description ..................................................................................................109
6.4.4 Register description ......................................................................................................110
6.5 Slow internal RC oscillator (SIRC) digital interface ....................................................................111
6.5.1 Introduction ..................................................................................................................111
6.5.2 Functional description ..................................................................................................112
6.5.3 Register description ......................................................................................................112
6.6 Fast internal RC oscillator (FIRC) digital interface ......................................................................113
6.6.1 Introduction ..................................................................................................................113
6.6.2 Functional description ..................................................................................................113
6.6.3 Register description ......................................................................................................114
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 5
6.7 Frequency-modulated phase-locked loop (FMPLL) .....................................................................115
6.7.1 Introduction ..................................................................................................................115
6.7.2 Overview ......................................................................................................................115
6.7.3 Features .........................................................................................................................115
6.7.4 Memory map ................................................................................................................116
6.7.5 Register description ......................................................................................................116
6.7.6 Functional description ..................................................................................................120
6.7.7 Recommendations ........................................................................................................122
6.8 Clock monitor unit (CMU) ............................................................................................................123
6.8.1 Introduction ..................................................................................................................123
6.8.2 Main features ................................................................................................................123
6.8.3 Block diagram ..............................................................................................................124
6.8.4 Functional description ..................................................................................................124
6.8.5 Memory map and register description ..........................................................................126
Chapter 7
Clock Generation Module (MC_CGM)
7.1 Overview .......................................................................................................................................131
7.2 Features .........................................................................................................................................132
7.3 Modes of operation ........................................................................................................................133
7.3.1 Normal and reset modes of operation ...........................................................................133
7.4 External signal description ............................................................................................................133
7.5 Memory map and register definition .............................................................................................133
7.5.1 Register descriptions ....................................................................................................137
7.5.2 Output Clock Division Select Register (CGM_OCDS_SC) ........................................138
7.5.3 System Clock Select Status Register (CGM_SC_SS) ..................................................139
7.6 Functional Description ..................................................................................................................142
7.6.1 System Clock Generation .............................................................................................142
7.6.2 Output Clock Multiplexing ...........................................................................................143
7.6.3 Output Clock Division Selection ..................................................................................144
Chapter 8
Mode Entry Module (MC_ME)
8.1 Overview .......................................................................................................................................145
8.1.1 Features .........................................................................................................................145
8.1.2 Modes of operation .......................................................................................................146
8.2 External signal description ............................................................................................................147
8.3 Memory map and register definition .............................................................................................147
8.3.1 Register descriptions ....................................................................................................150
8.4 Functional description ...................................................................................................................163
8.4.1 Mode transition request ................................................................................................163
8.4.2 Modes details ................................................................................................................164
8.4.3 Mode transition process ................................................................................................167
8.4.4 Protection of mode configuration registers ..................................................................175
8.4.5 Mode transition interrupts ............................................................................................175
MPC5606BK Microcontroller Reference Manual, Rev. 2
6 Freescale Semiconductor
8.4.6 Application example .....................................................................................................177
Chapter 9
Reset Generation Module (MC_RGM)
9.1 Introduction ...................................................................................................................................179
9.1.1 Overview ......................................................................................................................179
9.1.2 Features .........................................................................................................................180
9.1.3 Modes of operation .......................................................................................................181
9.2 External signal description ............................................................................................................181
9.3 Memory map and register definition .............................................................................................182
9.3.1 Register descriptions ....................................................................................................183
9.4 Functional description ...................................................................................................................188
9.4.1 Reset state machine ......................................................................................................188
9.4.2 Destructive resets ..........................................................................................................191
9.4.3 External reset ................................................................................................................192
9.4.4 Functional resets ...........................................................................................................192
9.4.5 Alternate event generation ............................................................................................192
9.4.6 Boot mode capturing ....................................................................................................193
Chapter 10
Power Control Unit (MC_PCU)
10.1 Introduction ...................................................................................................................................195
10.1.1 Overview ......................................................................................................................195
10.1.2 Features .........................................................................................................................196
10.1.3 Modes of operation .......................................................................................................196
10.2 External signal description ............................................................................................................197
10.3 Memory map and register definition .............................................................................................197
10.3.1 Register descriptions ....................................................................................................199
10.4 Functional description ...................................................................................................................202
10.4.1 General .........................................................................................................................202
10.4.2 Reset / Power-On Reset ................................................................................................203
10.4.3 MC_PCU configuration ................................................................................................203
10.4.4 Mode transitions ...........................................................................................................203
10.5 Initialization information ...............................................................................................................205
10.6 Application information ................................................................................................................206
10.6.1 STANDBY Mode Considerations ................................................................................206
Chapter 11
Voltage Regulators and Power Supplies
11.1 Voltage regulators ..........................................................................................................................207
11.1.1 High power regulator (HPREG) ...................................................................................207
11.1.2 Low power regulator (LPREG) ....................................................................................207
11.1.3 Ultra low power regulator (ULPREG) .........................................................................208
11.1.4 LVDs and POR .............................................................................................................208
11.1.5 VREG digital interface .................................................................................................208
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 7
11.1.6 Register description ......................................................................................................209
11.2 Power supply strategy ...................................................................................................................209
11.3 Power domain organization ...........................................................................................................210
Chapter 12
Wakeup Unit (WKPU)
12.1 Overview .......................................................................................................................................213
12.2 Features .........................................................................................................................................215
12.3 External signal description ............................................................................................................216
12.4 Memory map and register description ...........................................................................................216
12.4.1 Memory map ................................................................................................................216
12.4.2 NMI Status Flag Register (NSR) ..................................................................................217
12.4.3 NMI Configuration Register (NCR) .............................................................................218
12.4.4 Wakeup/Interrupt Status Flag Register (WISR) ...........................................................219
12.4.5 Interrupt Request Enable Register (IRER) ...................................................................219
12.4.6 Wakeup Request Enable Register (WRER) ..................................................................220
12.4.7 Wakeup/Interrupt Rising-Edge Event Enable Register (WIREER) .............................220
12.4.8 Wakeup/Interrupt Falling-Edge Event Enable Register (WIFEER) .............................221
12.4.9 Wakeup/Interrupt Filter Enable Register (WIFER) ......................................................221
12.4.10 Wakeup/Interrupt Pullup Enable Register (WIPUER) .................................................222
12.5 Functional description ...................................................................................................................222
12.5.1 General .........................................................................................................................222
12.5.2 Non-maskable interrupts ..............................................................................................223
12.5.3 External wakeups/interrupts .........................................................................................224
12.5.4 On-chip wakeups ..........................................................................................................226
Chapter 13
Real Time Clock / Autonomous Periodic Interrupt (RTC/API)
13.1 Overview .......................................................................................................................................227
13.2 Features .........................................................................................................................................227
13.3 Device-specific information ..........................................................................................................229
13.4 Modes of operation ........................................................................................................................229
13.4.1 Functional mode ...........................................................................................................229
13.4.2 Debug mode ..................................................................................................................230
13.5 Register descriptions .....................................................................................................................230
13.5.1 RTC Supervisor Control Register (RTCSUPV) ...........................................................230
13.5.2 RTC Control Register (RTCC) .....................................................................................231
13.5.3 RTC Status Register (RTCS) ........................................................................................233
13.5.4 RTC Counter Register (RTCCNT) ...............................................................................234
13.6 RTC functional description ...........................................................................................................234
13.7 API functional description ............................................................................................................235
Chapter 14
CAN Sampler
14.1 Introduction ...................................................................................................................................237
MPC5606BK Microcontroller Reference Manual, Rev. 2
8 Freescale Semiconductor
14.2 Main features .................................................................................................................................237
14.3 Memory map and register description ...........................................................................................238
14.3.1 Control Register (CR) ...................................................................................................238
14.3.2 CAN Sampler Sample Registers 0–11 ..........................................................................239
14.4 Functional description ...................................................................................................................239
14.4.1 Enabling/disabling the CAN sampler ...........................................................................240
14.4.2 Selecting the Rx port ....................................................................................................240
14.4.3 Baud rate generation .....................................................................................................241
Chapter 15
e200z0h Core
15.1 Overview .......................................................................................................................................245
15.2 Microarchitecture summary ..........................................................................................................245
15.3 Block diagram ...............................................................................................................................247
15.4 Features .........................................................................................................................................247
15.4.1 Instruction unit features ................................................................................................248
15.4.2 Integer unit features ......................................................................................................248
15.4.3 Load/Store unit features ...............................................................................................249
15.4.4 e200z0h system bus features ........................................................................................249
15.5 Core registers and programmer’s model .......................................................................................249
Chapter 16
Enhanced Direct Memory Access (eDMA)
16.1 Device-specific features ................................................................................................................253
16.2 Introduction ...................................................................................................................................253
16.2.1 Features .........................................................................................................................254
16.3 Memory map and register definition .............................................................................................255
16.3.1 Memory map ................................................................................................................255
16.3.2 Register descriptions ....................................................................................................257
16.4 Functional description ...................................................................................................................278
16.4.1 eDMA basic data flow ..................................................................................................280
16.5 Initialization / application information ..........................................................................................283
16.5.1 eDMA initialization ......................................................................................................283
16.5.2 DMA programming errors ............................................................................................285
16.5.3 DMA request assignments ............................................................................................286
16.5.4 DMA arbitration mode considerations .........................................................................286
16.5.5 DMA transfer ................................................................................................................287
16.5.6 TCD status ....................................................................................................................290
16.5.7 Channel linking ............................................................................................................291
16.5.8 Dynamic programming .................................................................................................292
Chapter 17
eDMA Channel Multiplexer (DMA_MUX)
17.1 Introduction ...................................................................................................................................295
17.2 Features .........................................................................................................................................295
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 9
17.3 Modes of operation ........................................................................................................................296
17.4 External signal description ............................................................................................................296
17.5 Memory map and register definition .............................................................................................296
17.5.1 Channel configuration registers (CHCONFIGn) ..........................................................297
17.6 DMA_MUX inputs .......................................................................................................................298
17.6.1 DMA_MUX peripheral sources ...................................................................................298
17.6.2 DMA_MUX periodic trigger inputs .............................................................................300
17.7 Functional description ...................................................................................................................300
17.7.1 eDMA channels with periodic triggering capability ....................................................300
17.7.2 eDMA channels with no triggering capability .............................................................302
17.8 Initialization/Application information ...........................................................................................303
17.8.1 Reset .............................................................................................................................303
17.8.2 Enabling and configuring sources ................................................................................303
Chapter 18
Interrupt Controller (INTC)
18.1 Introduction ...................................................................................................................................307
18.2 Features .........................................................................................................................................307
18.3 Block diagram ...............................................................................................................................309
18.4 Modes of operation ........................................................................................................................309
18.4.1 Normal mode ................................................................................................................309
18.5 Memory map and register description ...........................................................................................311
18.5.1 Module memory map ...................................................................................................311
18.5.2 Register description ......................................................................................................311
18.6 Functional description ...................................................................................................................319
18.6.1 Interrupt request sources ...............................................................................................327
18.6.2 Priority management ....................................................................................................328
18.6.3 Handshaking with processor .........................................................................................330
18.7 Initialization/application information ............................................................................................332
18.7.1 Initialization flow .........................................................................................................332
18.7.2 Interrupt exception handler ...........................................................................................332
18.7.3 ISR, RTOS, and task hierarchy .....................................................................................334
18.7.4 Order of execution ........................................................................................................335
18.7.5 Priority ceiling protocol ................................................................................................336
18.7.6 Selecting priorities according to request rates and deadlines .......................................336
18.7.7 Software configurable interrupt requests ......................................................................337
18.7.8 Lowering priority within an ISR ..................................................................................338
18.7.9 Negating an interrupt request outside of its ISR ..........................................................338
18.7.10 Examining LIFO contents ............................................................................................339
Chapter 19
Crossbar Switch (XBAR)
19.1 Introduction ...................................................................................................................................341
19.2 Block diagram ...............................................................................................................................341
19.3 Overview .......................................................................................................................................342
MPC5606BK Microcontroller Reference Manual, Rev. 2
10 Freescale Semiconductor
19.4 Features .........................................................................................................................................342
19.5 Modes of operation ........................................................................................................................342
19.5.1 Normal mode ................................................................................................................342
19.5.2 Debug mode ..................................................................................................................342
19.6 Functional description ...................................................................................................................342
19.6.1 Overview ......................................................................................................................342
19.6.2 General operation .........................................................................................................343
19.6.3 Master ports ..................................................................................................................343
19.6.4 Slave ports ....................................................................................................................344
19.6.5 Priority assignment .......................................................................................................344
19.6.6 Arbitration ....................................................................................................................344
Chapter 20
System Integration Unit Lite (SIUL)
20.1 Introduction ...................................................................................................................................347
20.2 Overview .......................................................................................................................................347
20.3 Features .........................................................................................................................................349
20.4 External signal description ............................................................................................................349
20.4.1 Detailed signal descriptions ..........................................................................................350
20.5 Memory map and register description ...........................................................................................351
20.5.1 SIUL memory map .......................................................................................................351
20.5.2 Register protection ........................................................................................................352
20.5.3 Register descriptions ....................................................................................................353
20.6 Functional description ...................................................................................................................372
20.6.1 Pad control ....................................................................................................................372
20.6.2 General purpose input and output pads (GPIO) ...........................................................372
20.6.3 External interrupts ........................................................................................................373
20.7 Pin muxing ....................................................................................................................................374
Chapter 21
Memory Protection Unit (MPU)
21.1 Introduction ...................................................................................................................................375
21.2 Features .........................................................................................................................................376
21.3 Modes of operation ........................................................................................................................377
21.4 External signal description ............................................................................................................377
21.5 Memory map and register description ...........................................................................................377
21.5.1 Memory map ................................................................................................................378
21.5.2 Register description ......................................................................................................379
21.6 Functional description ...................................................................................................................390
21.6.1 Access evaluation macro ..............................................................................................390
21.6.2 Putting it all together and AHB error terminations ......................................................391
21.7 Initialization information ...............................................................................................................392
21.8 Application information ................................................................................................................392
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 11
Chapter 22
Inter-Integrated Circuit Bus Controller Module (I
2
C)
22.1 Introduction ...................................................................................................................................397
22.1.1 Overview ......................................................................................................................397
22.1.2 Features .........................................................................................................................397
22.1.3 Block diagram ..............................................................................................................398
22.2 External signal description ............................................................................................................398
22.2.1 SCL ...............................................................................................................................398
22.2.2 SDA ..............................................................................................................................398
22.3 Memory map and register description ...........................................................................................398
22.3.1 Module memory map ...................................................................................................398
22.3.2 I
2
C Bus Address Register (IBAD) ...............................................................................399
22.3.3 I
2
C Bus Frequency Divider Register (IBFD) ...............................................................400
22.3.4 I
2
C Bus Control Register (IBCR) .................................................................................406
22.3.5 I
2
C Bus Status Register (IBSR) ....................................................................................407
22.3.6 I
2
C Bus Data I/O Register (IBDR) ...............................................................................408
22.3.7 I
2
C Bus Interrupt Configuration Register (IBIC) .........................................................409
22.4 DMA Interface ..............................................................................................................................409
22.5 Functional description ...................................................................................................................411
22.5.1 I-Bus protocol ...............................................................................................................411
22.5.2 Interrupts .......................................................................................................................414
22.6 Initialization/application information ............................................................................................415
22.6.1 I
2
C programming examples ..........................................................................................415
Chapter 23
LIN Controller (LINFlex)
23.1 Introduction ...................................................................................................................................421
23.2 Main features .................................................................................................................................421
23.2.1 LIN mode features ........................................................................................................421
23.2.2 UART mode features ....................................................................................................421
23.2.3 Features common to LIN and UART ...........................................................................421
23.3 General description .......................................................................................................................422
23.4 Fractional baud rate generation .....................................................................................................423
23.5 Operating modes ...........................................................................................................................425
23.5.1 Initialization mode ........................................................................................................426
23.5.2 Normal mode ................................................................................................................426
23.5.3 Low power mode (Sleep) .............................................................................................426
23.6 Test modes .....................................................................................................................................426
23.6.1 Loop Back mode ...........................................................................................................426
23.6.2 Self Test mode ..............................................................................................................427
23.7 Memory map and registers description .........................................................................................427
23.7.1 Memory map ................................................................................................................427
23.8 Functional description ...................................................................................................................453
23.8.1 UART mode ..................................................................................................................453
23.8.2 LIN mode ......................................................................................................................455
MPC5606BK Microcontroller Reference Manual, Rev. 2
12 Freescale Semiconductor
23.8.3 8-bit timeout counter ....................................................................................................463
23.8.4 Interrupts .......................................................................................................................465
Chapter 24
LIN Controller (LINFlexD)
24.1 Introduction ...................................................................................................................................467
24.2 Main features .................................................................................................................................467
24.2.1 LIN mode features ........................................................................................................468
24.2.2 UART mode features ....................................................................................................468
24.3 The LIN protocol ...........................................................................................................................469
24.3.1 Dominant and recessive logic levels ............................................................................469
24.3.2 LIN frames ....................................................................................................................469
24.3.3 LIN header ....................................................................................................................470
24.3.4 Response .......................................................................................................................471
24.4 LINFlexD and software intervention ............................................................................................472
24.5 Summary of operating modes .......................................................................................................472
24.6 Controller-level operating modes ..................................................................................................473
24.6.1 Initialization mode ........................................................................................................473
24.6.2 Normal mode ................................................................................................................474
24.6.3 Sleep (low-power) mode ..............................................................................................474
24.7 LIN modes .....................................................................................................................................474
24.7.1 Master mode .................................................................................................................474
24.7.2 Slave mode ...................................................................................................................476
24.7.3 Slave mode with identifier filtering ..............................................................................478
24.7.4 Slave mode with automatic resynchronization .............................................................481
24.8 Test modes .....................................................................................................................................482
24.8.1 Loop Back mode ...........................................................................................................482
24.8.2 Self Test mode ..............................................................................................................483
24.9 UART mode ..................................................................................................................................483
24.9.1 Data frame structure .....................................................................................................483
24.9.2 Buffer ............................................................................................................................485
24.9.3 UART transmitter .........................................................................................................485
24.9.4 UART receiver ..............................................................................................................486
24.10Memory map and register description ...........................................................................................488
24.10.1 LIN control register 1 (LINCR1) .................................................................................488
24.10.2 LIN interrupt enable register (LINIER) .......................................................................491
24.10.3 LIN status register (LINSR) .........................................................................................493
24.10.4 LIN error status register (LINESR) ..............................................................................496
24.10.5 UART mode control register (UARTCR) .....................................................................497
24.10.6 UART mode status register (UARTSR) .......................................................................500
24.10.7 LIN timeout control status register (LINTCSR) ..........................................................502
24.10.8 LIN output compare register (LINOCR) ......................................................................503
24.10.9 LIN timeout control register (LINTOCR) ....................................................................504
24.10.10 LIN fractional baud rate register (LINFBRR) ..............................................................505
24.10.11 LIN integer baud rate register (LINIBRR) ...................................................................505
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 13
24.10.12 LIN checksum field register (LINCFR) .......................................................................506
24.10.13 LIN control register 2 (LINCR2) .................................................................................507
24.10.14 Buffer identifier register (BIDR) ..................................................................................508
24.10.15 Buffer data register least significant (BDRL) ..............................................................509
24.10.16 Buffer data register most significant (BDRM) .............................................................510
24.10.17 Identifier filter enable register (IFER) ..........................................................................511
24.10.18 Identifier filter match index (IFMI) ..............................................................................512
24.10.19 Identifier filter mode register (IFMR) ..........................................................................513
24.10.20 Identifier filter control registers (IFCR0–IFCR15) ......................................................513
24.10.21 Global control register (GCR) ......................................................................................514
24.10.22 UART preset timeout register (UARTPTO) .................................................................516
24.10.23 UART current timeout register (UARTCTO) ...............................................................516
24.10.24 DMA Tx enable register (DMATXE) ...........................................................................517
24.10.25 DMA Rx enable register (DMARXE) ..........................................................................518
24.11 DMA interface ...............................................................................................................................518
24.11.1 Master node, TX mode .................................................................................................519
24.11.2 Master node, RX mode .................................................................................................522
24.11.3 Slave node, TX mode ...................................................................................................524
24.11.4 Slave node, RX mode ...................................................................................................527
24.11.5 UART node, TX mode .................................................................................................530
24.11.6 UART node, RX mode .................................................................................................532
24.11.7 Use cases and limitations ..............................................................................................535
24.12Functional description ...................................................................................................................536
24.12.1 8-bit timeout counter ....................................................................................................536
24.12.2 Interrupts .......................................................................................................................537
24.12.3 Fractional baud rate generation ....................................................................................539
24.13Programming considerations .........................................................................................................540
24.13.1 Master node ..................................................................................................................540
24.13.2 Slave node ....................................................................................................................541
24.13.3 Extended frames ...........................................................................................................545
24.13.4 Timeout .........................................................................................................................545
24.13.5 UART mode ..................................................................................................................546
Chapter 25
FlexCAN
25.1 Information specific to this device ................................................................................................547
25.1.1 Device-specific features ...............................................................................................547
25.2 Introduction ...................................................................................................................................547
25.2.1 Overview ......................................................................................................................548
25.2.2 FlexCAN module features ............................................................................................549
25.2.3 Modes of operation .......................................................................................................549
25.3 External signal description ............................................................................................................550
25.3.1 Overview ......................................................................................................................550
25.3.2 Signal descriptions ........................................................................................................551
25.4 Memory map/register definition ....................................................................................................551
MPC5606BK Microcontroller Reference Manual, Rev. 2
14 Freescale Semiconductor
25.4.1 FlexCAN memory mapping .........................................................................................551
25.4.2 Message Buffer Structure .............................................................................................553
25.4.3 Rx FIFO structure .........................................................................................................556
25.4.4 Register descriptions ....................................................................................................557
25.5 Functional description ...................................................................................................................576
25.5.1 Overview ......................................................................................................................576
25.5.2 Local priority transmission ...........................................................................................577
25.5.3 Transmit process ...........................................................................................................577
25.5.4 Arbitration process .......................................................................................................578
25.5.5 Receive process ............................................................................................................579
25.5.6 Matching process ..........................................................................................................580
25.5.7 Data coherence .............................................................................................................581
25.5.8 Rx FIFO ........................................................................................................................584
25.5.9 CAN protocol related features ......................................................................................584
25.5.10 Modes of operation details ...........................................................................................588
25.5.11 Interrupts .......................................................................................................................589
25.5.12 Bus interface .................................................................................................................590
25.6 Initialization/application information ............................................................................................591
25.6.1 FlexCAN initialization sequence ..................................................................................591
25.6.2 FlexCAN addressing and RAM size configurations ....................................................592
Chapter 26
Deserial Serial Peripheral Interface (DSPI)
26.1 Introduction ...................................................................................................................................593
26.2 Features .........................................................................................................................................594
26.3 Modes of operation ........................................................................................................................595
26.3.1 Master mode .................................................................................................................595
26.3.2 Slave mode ...................................................................................................................595
26.3.3 Module Disable mode ...................................................................................................595
26.3.4 Debug mode ..................................................................................................................596
26.4 External signal description ............................................................................................................596
26.4.1 Signal overview ............................................................................................................596
26.4.2 Signal names and descriptions ......................................................................................596
26.5 Memory map and register description ...........................................................................................597
26.5.1 Memory map ................................................................................................................597
26.5.2 DSPI Module Configuration Register (DSPIx_MCR) .................................................598
26.5.3 DSPI Transfer Count Register (DSPIx_TCR) ..............................................................601
26.5.4 DSPI Clock and Transfer Attributes Registers 0–5 (DSPIx_CTARn) .........................602
26.5.5 DSPI Status Register (DSPIx_SR) ...............................................................................610
26.5.6 DSPI DMA / Interrupt Request Select and Enable Register (DSPIx_RSER) ..............612
26.5.7 DSPI PUSH TX FIFO Register (DSPIx_PUSHR) .......................................................614
26.5.8 DSPI POP RX FIFO Register (DSPIx_POPR) ............................................................616
26.5.9 DSPI Transmit FIFO Registers 0–3 (DSPIx_TXFRn) .................................................617
26.6 Functional description ...................................................................................................................618
26.6.1 Modes of operation .......................................................................................................619
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 15
26.6.2 Start and stop of DSPI transfers ...................................................................................620
26.6.3 Serial peripheral interface (SPI) configuration .............................................................621
26.6.4 DSPI baud rate and clock delay generation ..................................................................624
26.6.5 Transfer formats ...........................................................................................................627
26.6.6 Continuous serial communications clock .....................................................................634
26.6.7 Interrupt/DMA requests ................................................................................................635
26.6.8 Power saving features ...................................................................................................637
26.7 Initialization and application information .....................................................................................638
26.7.1 How to change queues ..................................................................................................638
26.7.2 Baud rate settings .........................................................................................................638
26.7.3 Delay settings ...............................................................................................................640
26.7.4 Calculation of FIFO pointer addresses .........................................................................640
Chapter 27
Timers
27.1 Introduction ...................................................................................................................................645
27.2 Technical overview ........................................................................................................................645
27.2.1 Overview of the STM ...................................................................................................647
27.2.2 Overview of the eMIOS ...............................................................................................647
27.2.3 Overview of the PIT .....................................................................................................649
27.3 System Timer Module (STM) .......................................................................................................649
27.3.1 Introduction ..................................................................................................................649
27.3.2 External signal description ...........................................................................................650
27.3.3 Memory map and register definition ............................................................................650
27.3.4 Functional description ..................................................................................................654
27.4 Enhanced Modular IO Subsystem (eMIOS) .................................................................................655
27.4.1 Introduction ..................................................................................................................655
27.4.2 External signal description ...........................................................................................658
27.4.3 Memory map and register description ..........................................................................658
27.4.4 Functional description ..................................................................................................670
27.4.5 Initialization/Application information ..........................................................................700
27.5 Periodic Interrupt Timer (PIT) ......................................................................................................704
27.5.1 Introduction ..................................................................................................................704
27.5.2 Features .........................................................................................................................704
27.5.3 Signal description .........................................................................................................705
27.5.4 Memory map and register description ..........................................................................705
27.5.5 Functional description ..................................................................................................709
27.5.6 Initialization and application information ....................................................................710
Chapter 28
Analog-to-Digital Converter (ADC)
28.1 Overview .......................................................................................................................................715
28.1.1 Device-specific features ...............................................................................................715
28.1.2 Device-specific implementation ...................................................................................716
28.2 Introduction ...................................................................................................................................717
MPC5606BK Microcontroller Reference Manual, Rev. 2
16 Freescale Semiconductor
28.3 Functional description ...................................................................................................................717
28.3.1 Analog channel conversion ..........................................................................................717
28.3.2 Analog clock generator and conversion timings ..........................................................720
28.3.3 ADC sampling and conversion timing .........................................................................720
28.3.4 ADC CTU (Cross Triggering Unit) ..............................................................................725
28.3.5 Presampling ..................................................................................................................726
28.3.6 Programmable analog watchdog ..................................................................................727
28.3.7 DMA functionality .......................................................................................................728
28.3.8 Interrupts .......................................................................................................................728
28.3.9 External decode signals delay ......................................................................................729
28.3.10 Power-down mode ........................................................................................................729
28.3.11 Auto-clock-off mode ....................................................................................................729
28.4 Register descriptions .....................................................................................................................730
28.4.1 Introduction ..................................................................................................................730
28.4.2 Control logic registers ..................................................................................................737
28.4.3 Interrupt registers ..........................................................................................................740
28.4.4 DMA registers ..............................................................................................................748
28.4.5 Threshold registers .......................................................................................................752
28.4.6 Presampling registers ....................................................................................................753
28.4.7 Conversion timing registers CTR[0..2] ........................................................................756
28.4.8 Mask registers ...............................................................................................................757
28.4.9 Delay registers ..............................................................................................................761
28.4.10 Data registers ................................................................................................................763
28.4.11 Watchdog register .........................................................................................................765
Chapter 29
Cross Triggering Unit (CTU)
29.1 Introduction ...................................................................................................................................779
29.2 Main features .................................................................................................................................779
29.3 Block diagram ...............................................................................................................................779
29.4 Memory map and register descriptions .........................................................................................779
29.4.1 Event Configuration Registers (CTU_EVTCFGRx) (x = 0...63) .................................780
29.5 Functional description ...................................................................................................................781
29.5.1 Channel value ...............................................................................................................783
Chapter 30
Flash Memory
30.1 Introduction ...................................................................................................................................789
30.2 Main features .................................................................................................................................790
30.3 Block diagram ...............................................................................................................................790
30.4 Functional description ...................................................................................................................791
30.4.1 Module structure ...........................................................................................................791
30.4.2 Flash memory module sectorization .............................................................................792
30.4.3 TestFlash block .............................................................................................................793
30.4.4 Shadow sector ...............................................................................................................795
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 17
30.4.5 User mode operation .....................................................................................................795
30.4.6 Reset .............................................................................................................................796
30.4.7 Power-down mode ........................................................................................................797
30.4.8 Low power mode ..........................................................................................................797
30.5 Register description .......................................................................................................................798
30.5.1 CFlash register description ...........................................................................................799
30.5.2 DFlash register description ...........................................................................................834
30.6 Programming considerations .........................................................................................................857
30.6.1 Modify operation ..........................................................................................................857
30.6.2 Double word program ...................................................................................................858
30.6.3 Sector erase ...................................................................................................................860
30.7 Platform flash memory controller .................................................................................................868
30.7.1 Introduction ..................................................................................................................868
30.7.2 Memory map and register description ..........................................................................871
30.8 Functional description ...................................................................................................................880
30.8.1 Access protections ........................................................................................................880
30.8.2 Read cycles – Buffer miss ............................................................................................880
30.8.3 Read cycles – Buffer hit ...............................................................................................881
30.8.4 Write cycles ..................................................................................................................881
30.8.5 Error termination ..........................................................................................................881
30.8.6 Access pipelining ..........................................................................................................881
30.8.7 Flash error response operation ......................................................................................882
30.8.8 Bank0 page read buffers and prefetch operation ..........................................................882
30.8.9 Bank1 Temporary Holding Register .............................................................................884
30.8.10 Read-while-write functionality .....................................................................................885
30.8.11 Wait-state emulation .....................................................................................................886
Chapter 31
Static RAM (SRAM)
31.1 Introduction ...................................................................................................................................889
31.2 Low power configuration ..............................................................................................................889
31.3 Register memory map ...................................................................................................................889
31.4 SRAM ECC mechanism ................................................................................................................890
31.4.1 Access timing ...............................................................................................................890
31.4.2 Reset effects on SRAM accesses ..................................................................................891
31.5 Functional description ...................................................................................................................891
31.6 Initialization and application information .....................................................................................891
Chapter 32
Register Protection
32.1 Introduction ...................................................................................................................................895
32.2 Features .........................................................................................................................................895
32.3 Modes of operation ........................................................................................................................896
32.4 External signal description ............................................................................................................896
32.5 Memory map and register description ...........................................................................................896
MPC5606BK Microcontroller Reference Manual, Rev. 2
18 Freescale Semiconductor
32.5.1 Memory map ................................................................................................................897
32.5.2 Register description ......................................................................................................898
32.6 Functional description ...................................................................................................................900
32.6.1 General .........................................................................................................................900
32.6.2 Change lock settings .....................................................................................................900
32.6.3 Access errors ................................................................................................................904
32.7 Reset ..............................................................................................................................................904
32.8 Protected registers .........................................................................................................................904
Chapter 33
Software Watchdog Timer (SWT)
33.1 Overview .......................................................................................................................................913
33.2 Features .........................................................................................................................................913
33.3 Modes of operation ........................................................................................................................913
33.4 External signal description ............................................................................................................914
33.5 Memory map and register description ...........................................................................................914
33.5.1 Memory map ................................................................................................................914
33.5.2 Register description ......................................................................................................915
33.6 Functional description ...................................................................................................................919
Chapter 34
Error Correction Status Module (ECSM)
34.1 Introduction ...................................................................................................................................923
34.2 Overview .......................................................................................................................................923
34.3 Features .........................................................................................................................................923
34.4 Memory map and register description ...........................................................................................923
34.4.1 Memory map ................................................................................................................923
34.4.2 Register description ......................................................................................................924
34.4.3 Register protection ........................................................................................................942
Chapter 35
IEEE 1149.1 Test Access Port Controller (JTAGC)
35.1 Introduction ...................................................................................................................................945
35.2 Block diagram ...............................................................................................................................945
35.3 Overview .......................................................................................................................................945
35.4 Features .........................................................................................................................................946
35.5 Modes of operation ........................................................................................................................946
35.5.1 Reset .............................................................................................................................946
35.5.2 IEEE 1149.1-2001 defined test modes .........................................................................946
35.6 External signal description ............................................................................................................947
35.7 Memory map and register description ...........................................................................................947
35.7.1 Instruction register ........................................................................................................947
35.7.2 Bypass register ..............................................................................................................948
35.7.3 Device identification register .......................................................................................948
35.7.4 Boundary scan register .................................................................................................949
MPC5606BK Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor 19
35.8 Functional description ...................................................................................................................949
35.8.1 JTAGC reset configuration ...........................................................................................949
35.8.2 IEEE 1149.1-2001 (JTAG) Test Access Port ................................................................949
35.8.3 TAP controller state machine .......................................................................................949
35.8.4 JTAGC instructions ......................................................................................................951
35.8.5 Boundary scan ..............................................................................................................953
35.9 e200z0 OnCE controller ................................................................................................................953
35.9.1 e200z0 OnCE controller block diagram .......................................................................953
35.9.2 e200z0 OnCE controller functional description ...........................................................954
35.9.3 e200z0 OnCE controller register description ...............................................................954
35.10Initialization/application information ............................................................................................956
Appendix A
Revision History
A.1 Changes between revisions 1 and 2 ............................................................................................957
MPC5606BK Microcontroller Reference Manual, Rev. 2
20 Freescale Semiconductor
  • Page 1 1
  • Page 2 2
  • Page 3 3
  • Page 4 4
  • Page 5 5
  • Page 6 6
  • Page 7 7
  • Page 8 8
  • Page 9 9
  • Page 10 10
  • Page 11 11
  • Page 12 12
  • Page 13 13
  • Page 14 14
  • Page 15 15
  • Page 16 16
  • Page 17 17
  • Page 18 18
  • Page 19 19
  • Page 20 20
  • Page 21 21
  • Page 22 22
  • Page 23 23
  • Page 24 24
  • Page 25 25
  • Page 26 26
  • Page 27 27
  • Page 28 28
  • Page 29 29
  • Page 30 30
  • Page 31 31
  • Page 32 32
  • Page 33 33
  • Page 34 34
  • Page 35 35
  • Page 36 36
  • Page 37 37
  • Page 38 38
  • Page 39 39
  • Page 40 40
  • Page 41 41
  • Page 42 42
  • Page 43 43
  • Page 44 44
  • Page 45 45
  • Page 46 46
  • Page 47 47
  • Page 48 48
  • Page 49 49
  • Page 50 50
  • Page 51 51
  • Page 52 52
  • Page 53 53
  • Page 54 54
  • Page 55 55
  • Page 56 56
  • Page 57 57
  • Page 58 58
  • Page 59 59
  • Page 60 60
  • Page 61 61
  • Page 62 62
  • Page 63 63
  • Page 64 64
  • Page 65 65
  • Page 66 66
  • Page 67 67
  • Page 68 68
  • Page 69 69
  • Page 70 70
  • Page 71 71
  • Page 72 72
  • Page 73 73
  • Page 74 74
  • Page 75 75
  • Page 76 76
  • Page 77 77
  • Page 78 78
  • Page 79 79
  • Page 80 80
  • Page 81 81
  • Page 82 82
  • Page 83 83
  • Page 84 84
  • Page 85 85
  • Page 86 86
  • Page 87 87
  • Page 88 88
  • Page 89 89
  • Page 90 90
  • Page 91 91
  • Page 92 92
  • Page 93 93
  • Page 94 94
  • Page 95 95
  • Page 96 96
  • Page 97 97
  • Page 98 98
  • Page 99 99
  • Page 100 100
  • Page 101 101
  • Page 102 102
  • Page 103 103
  • Page 104 104
  • Page 105 105
  • Page 106 106
  • Page 107 107
  • Page 108 108
  • Page 109 109
  • Page 110 110
  • Page 111 111
  • Page 112 112
  • Page 113 113
  • Page 114 114
  • Page 115 115
  • Page 116 116
  • Page 117 117
  • Page 118 118
  • Page 119 119
  • Page 120 120
  • Page 121 121
  • Page 122 122
  • Page 123 123
  • Page 124 124
  • Page 125 125
  • Page 126 126
  • Page 127 127
  • Page 128 128
  • Page 129 129
  • Page 130 130
  • Page 131 131
  • Page 132 132
  • Page 133 133
  • Page 134 134
  • Page 135 135
  • Page 136 136
  • Page 137 137
  • Page 138 138
  • Page 139 139
  • Page 140 140
  • Page 141 141
  • Page 142 142
  • Page 143 143
  • Page 144 144
  • Page 145 145
  • Page 146 146
  • Page 147 147
  • Page 148 148
  • Page 149 149
  • Page 150 150
  • Page 151 151
  • Page 152 152
  • Page 153 153
  • Page 154 154
  • Page 155 155
  • Page 156 156
  • Page 157 157
  • Page 158 158
  • Page 159 159
  • Page 160 160
  • Page 161 161
  • Page 162 162
  • Page 163 163
  • Page 164 164
  • Page 165 165
  • Page 166 166
  • Page 167 167
  • Page 168 168
  • Page 169 169
  • Page 170 170
  • Page 171 171
  • Page 172 172
  • Page 173 173
  • Page 174 174
  • Page 175 175
  • Page 176 176
  • Page 177 177
  • Page 178 178
  • Page 179 179
  • Page 180 180
  • Page 181 181
  • Page 182 182
  • Page 183 183
  • Page 184 184
  • Page 185 185
  • Page 186 186
  • Page 187 187
  • Page 188 188
  • Page 189 189
  • Page 190 190
  • Page 191 191
  • Page 192 192
  • Page 193 193
  • Page 194 194
  • Page 195 195
  • Page 196 196
  • Page 197 197
  • Page 198 198
  • Page 199 199
  • Page 200 200
  • Page 201 201
  • Page 202 202
  • Page 203 203
  • Page 204 204
  • Page 205 205
  • Page 206 206
  • Page 207 207
  • Page 208 208
  • Page 209 209
  • Page 210 210
  • Page 211 211
  • Page 212 212
  • Page 213 213
  • Page 214 214
  • Page 215 215
  • Page 216 216
  • Page 217 217
  • Page 218 218
  • Page 219 219
  • Page 220 220
  • Page 221 221
  • Page 222 222
  • Page 223 223
  • Page 224 224
  • Page 225 225
  • Page 226 226
  • Page 227 227
  • Page 228 228
  • Page 229 229
  • Page 230 230
  • Page 231 231
  • Page 232 232
  • Page 233 233
  • Page 234 234
  • Page 235 235
  • Page 236 236
  • Page 237 237
  • Page 238 238
  • Page 239 239
  • Page 240 240
  • Page 241 241
  • Page 242 242
  • Page 243 243
  • Page 244 244
  • Page 245 245
  • Page 246 246
  • Page 247 247
  • Page 248 248
  • Page 249 249
  • Page 250 250
  • Page 251 251
  • Page 252 252
  • Page 253 253
  • Page 254 254
  • Page 255 255
  • Page 256 256
  • Page 257 257
  • Page 258 258
  • Page 259 259
  • Page 260 260
  • Page 261 261
  • Page 262 262
  • Page 263 263
  • Page 264 264
  • Page 265 265
  • Page 266 266
  • Page 267 267
  • Page 268 268
  • Page 269 269
  • Page 270 270
  • Page 271 271
  • Page 272 272
  • Page 273 273
  • Page 274 274
  • Page 275 275
  • Page 276 276
  • Page 277 277
  • Page 278 278
  • Page 279 279
  • Page 280 280
  • Page 281 281
  • Page 282 282
  • Page 283 283
  • Page 284 284
  • Page 285 285
  • Page 286 286
  • Page 287 287
  • Page 288 288
  • Page 289 289
  • Page 290 290
  • Page 291 291
  • Page 292 292
  • Page 293 293
  • Page 294 294
  • Page 295 295
  • Page 296 296
  • Page 297 297
  • Page 298 298
  • Page 299 299
  • Page 300 300
  • Page 301 301
  • Page 302 302
  • Page 303 303
  • Page 304 304
  • Page 305 305
  • Page 306 306
  • Page 307 307
  • Page 308 308
  • Page 309 309
  • Page 310 310
  • Page 311 311
  • Page 312 312
  • Page 313 313
  • Page 314 314
  • Page 315 315
  • Page 316 316
  • Page 317 317
  • Page 318 318
  • Page 319 319
  • Page 320 320
  • Page 321 321
  • Page 322 322
  • Page 323 323
  • Page 324 324
  • Page 325 325
  • Page 326 326
  • Page 327 327
  • Page 328 328
  • Page 329 329
  • Page 330 330
  • Page 331 331
  • Page 332 332
  • Page 333 333
  • Page 334 334
  • Page 335 335
  • Page 336 336
  • Page 337 337
  • Page 338 338
  • Page 339 339
  • Page 340 340
  • Page 341 341
  • Page 342 342
  • Page 343 343
  • Page 344 344
  • Page 345 345
  • Page 346 346
  • Page 347 347
  • Page 348 348
  • Page 349 349
  • Page 350 350
  • Page 351 351
  • Page 352 352
  • Page 353 353
  • Page 354 354
  • Page 355 355
  • Page 356 356
  • Page 357 357
  • Page 358 358
  • Page 359 359
  • Page 360 360
  • Page 361 361
  • Page 362 362
  • Page 363 363
  • Page 364 364
  • Page 365 365
  • Page 366 366
  • Page 367 367
  • Page 368 368
  • Page 369 369
  • Page 370 370
  • Page 371 371
  • Page 372 372
  • Page 373 373
  • Page 374 374
  • Page 375 375
  • Page 376 376
  • Page 377 377
  • Page 378 378
  • Page 379 379
  • Page 380 380
  • Page 381 381
  • Page 382 382
  • Page 383 383
  • Page 384 384
  • Page 385 385
  • Page 386 386
  • Page 387 387
  • Page 388 388
  • Page 389 389
  • Page 390 390
  • Page 391 391
  • Page 392 392
  • Page 393 393
  • Page 394 394
  • Page 395 395
  • Page 396 396
  • Page 397 397
  • Page 398 398
  • Page 399 399
  • Page 400 400
  • Page 401 401
  • Page 402 402
  • Page 403 403
  • Page 404 404
  • Page 405 405
  • Page 406 406
  • Page 407 407
  • Page 408 408
  • Page 409 409
  • Page 410 410
  • Page 411 411
  • Page 412 412
  • Page 413 413
  • Page 414 414
  • Page 415 415
  • Page 416 416
  • Page 417 417
  • Page 418 418
  • Page 419 419
  • Page 420 420
  • Page 421 421
  • Page 422 422
  • Page 423 423
  • Page 424 424
  • Page 425 425
  • Page 426 426
  • Page 427 427
  • Page 428 428
  • Page 429 429
  • Page 430 430
  • Page 431 431
  • Page 432 432
  • Page 433 433
  • Page 434 434
  • Page 435 435
  • Page 436 436
  • Page 437 437
  • Page 438 438
  • Page 439 439
  • Page 440 440
  • Page 441 441
  • Page 442 442
  • Page 443 443
  • Page 444 444
  • Page 445 445
  • Page 446 446
  • Page 447 447
  • Page 448 448
  • Page 449 449
  • Page 450 450
  • Page 451 451
  • Page 452 452
  • Page 453 453
  • Page 454 454
  • Page 455 455
  • Page 456 456
  • Page 457 457
  • Page 458 458
  • Page 459 459
  • Page 460 460
  • Page 461 461
  • Page 462 462
  • Page 463 463
  • Page 464 464
  • Page 465 465
  • Page 466 466
  • Page 467 467
  • Page 468 468
  • Page 469 469
  • Page 470 470
  • Page 471 471
  • Page 472 472
  • Page 473 473
  • Page 474 474
  • Page 475 475
  • Page 476 476
  • Page 477 477
  • Page 478 478
  • Page 479 479
  • Page 480 480
  • Page 481 481
  • Page 482 482
  • Page 483 483
  • Page 484 484
  • Page 485 485
  • Page 486 486
  • Page 487 487
  • Page 488 488
  • Page 489 489
  • Page 490 490
  • Page 491 491
  • Page 492 492
  • Page 493 493
  • Page 494 494
  • Page 495 495
  • Page 496 496
  • Page 497 497
  • Page 498 498
  • Page 499 499
  • Page 500 500
  • Page 501 501
  • Page 502 502
  • Page 503 503
  • Page 504 504
  • Page 505 505
  • Page 506 506
  • Page 507 507
  • Page 508 508
  • Page 509 509
  • Page 510 510
  • Page 511 511
  • Page 512 512
  • Page 513 513
  • Page 514 514
  • Page 515 515
  • Page 516 516
  • Page 517 517
  • Page 518 518
  • Page 519 519
  • Page 520 520
  • Page 521 521
  • Page 522 522
  • Page 523 523
  • Page 524 524
  • Page 525 525
  • Page 526 526
  • Page 527 527
  • Page 528 528
  • Page 529 529
  • Page 530 530
  • Page 531 531
  • Page 532 532
  • Page 533 533
  • Page 534 534
  • Page 535 535
  • Page 536 536
  • Page 537 537
  • Page 538 538
  • Page 539 539
  • Page 540 540
  • Page 541 541
  • Page 542 542
  • Page 543 543
  • Page 544 544
  • Page 545 545
  • Page 546 546
  • Page 547 547
  • Page 548 548
  • Page 549 549
  • Page 550 550
  • Page 551 551
  • Page 552 552
  • Page 553 553
  • Page 554 554
  • Page 555 555
  • Page 556 556
  • Page 557 557
  • Page 558 558
  • Page 559 559
  • Page 560 560
  • Page 561 561
  • Page 562 562
  • Page 563 563
  • Page 564 564
  • Page 565 565
  • Page 566 566
  • Page 567 567
  • Page 568 568
  • Page 569 569
  • Page 570 570
  • Page 571 571
  • Page 572 572
  • Page 573 573
  • Page 574 574
  • Page 575 575
  • Page 576 576
  • Page 577 577
  • Page 578 578
  • Page 579 579
  • Page 580 580
  • Page 581 581
  • Page 582 582
  • Page 583 583
  • Page 584 584
  • Page 585 585
  • Page 586 586
  • Page 587 587
  • Page 588 588
  • Page 589 589
  • Page 590 590
  • Page 591 591
  • Page 592 592
  • Page 593 593
  • Page 594 594
  • Page 595 595
  • Page 596 596
  • Page 597 597
  • Page 598 598
  • Page 599 599
  • Page 600 600
  • Page 601 601
  • Page 602 602
  • Page 603 603
  • Page 604 604
  • Page 605 605
  • Page 606 606
  • Page 607 607
  • Page 608 608
  • Page 609 609
  • Page 610 610
  • Page 611 611
  • Page 612 612
  • Page 613 613
  • Page 614 614
  • Page 615 615
  • Page 616 616
  • Page 617 617
  • Page 618 618
  • Page 619 619
  • Page 620 620
  • Page 621 621
  • Page 622 622
  • Page 623 623
  • Page 624 624
  • Page 625 625
  • Page 626 626
  • Page 627 627
  • Page 628 628
  • Page 629 629
  • Page 630 630
  • Page 631 631
  • Page 632 632
  • Page 633 633
  • Page 634 634
  • Page 635 635
  • Page 636 636
  • Page 637 637
  • Page 638 638
  • Page 639 639
  • Page 640 640
  • Page 641 641
  • Page 642 642
  • Page 643 643
  • Page 644 644
  • Page 645 645
  • Page 646 646
  • Page 647 647
  • Page 648 648
  • Page 649 649
  • Page 650 650
  • Page 651 651
  • Page 652 652
  • Page 653 653
  • Page 654 654
  • Page 655 655
  • Page 656 656
  • Page 657 657
  • Page 658 658
  • Page 659 659
  • Page 660 660
  • Page 661 661
  • Page 662 662
  • Page 663 663
  • Page 664 664
  • Page 665 665
  • Page 666 666
  • Page 667 667
  • Page 668 668
  • Page 669 669
  • Page 670 670
  • Page 671 671
  • Page 672 672
  • Page 673 673
  • Page 674 674
  • Page 675 675
  • Page 676 676
  • Page 677 677
  • Page 678 678
  • Page 679 679
  • Page 680 680
  • Page 681 681
  • Page 682 682
  • Page 683 683
  • Page 684 684
  • Page 685 685
  • Page 686 686
  • Page 687 687
  • Page 688 688
  • Page 689 689
  • Page 690 690
  • Page 691 691
  • Page 692 692
  • Page 693 693
  • Page 694 694
  • Page 695 695
  • Page 696 696
  • Page 697 697
  • Page 698 698
  • Page 699 699
  • Page 700 700
  • Page 701 701
  • Page 702 702
  • Page 703 703
  • Page 704 704
  • Page 705 705
  • Page 706 706
  • Page 707 707
  • Page 708 708
  • Page 709 709
  • Page 710 710
  • Page 711 711
  • Page 712 712
  • Page 713 713
  • Page 714 714
  • Page 715 715
  • Page 716 716
  • Page 717 717
  • Page 718 718
  • Page 719 719
  • Page 720 720
  • Page 721 721
  • Page 722 722
  • Page 723 723
  • Page 724 724
  • Page 725 725
  • Page 726 726
  • Page 727 727
  • Page 728 728
  • Page 729 729
  • Page 730 730
  • Page 731 731
  • Page 732 732
  • Page 733 733
  • Page 734 734
  • Page 735 735
  • Page 736 736
  • Page 737 737
  • Page 738 738
  • Page 739 739
  • Page 740 740
  • Page 741 741
  • Page 742 742
  • Page 743 743
  • Page 744 744
  • Page 745 745
  • Page 746 746
  • Page 747 747
  • Page 748 748
  • Page 749 749
  • Page 750 750
  • Page 751 751
  • Page 752 752
  • Page 753 753
  • Page 754 754
  • Page 755 755
  • Page 756 756
  • Page 757 757
  • Page 758 758
  • Page 759 759
  • Page 760 760
  • Page 761 761
  • Page 762 762
  • Page 763 763
  • Page 764 764
  • Page 765 765
  • Page 766 766
  • Page 767 767
  • Page 768 768
  • Page 769 769
  • Page 770 770
  • Page 771 771
  • Page 772 772
  • Page 773 773
  • Page 774 774
  • Page 775 775
  • Page 776 776
  • Page 777 777
  • Page 778 778
  • Page 779 779
  • Page 780 780
  • Page 781 781
  • Page 782 782
  • Page 783 783
  • Page 784 784
  • Page 785 785
  • Page 786 786
  • Page 787 787
  • Page 788 788
  • Page 789 789
  • Page 790 790
  • Page 791 791
  • Page 792 792
  • Page 793 793
  • Page 794 794
  • Page 795 795
  • Page 796 796
  • Page 797 797
  • Page 798 798
  • Page 799 799
  • Page 800 800
  • Page 801 801
  • Page 802 802
  • Page 803 803
  • Page 804 804
  • Page 805 805
  • Page 806 806
  • Page 807 807
  • Page 808 808
  • Page 809 809
  • Page 810 810
  • Page 811 811
  • Page 812 812
  • Page 813 813
  • Page 814 814
  • Page 815 815
  • Page 816 816
  • Page 817 817
  • Page 818 818
  • Page 819 819
  • Page 820 820
  • Page 821 821
  • Page 822 822
  • Page 823 823
  • Page 824 824
  • Page 825 825
  • Page 826 826
  • Page 827 827
  • Page 828 828
  • Page 829 829
  • Page 830 830
  • Page 831 831
  • Page 832 832
  • Page 833 833
  • Page 834 834
  • Page 835 835
  • Page 836 836
  • Page 837 837
  • Page 838 838
  • Page 839 839
  • Page 840 840
  • Page 841 841
  • Page 842 842
  • Page 843 843
  • Page 844 844
  • Page 845 845
  • Page 846 846
  • Page 847 847
  • Page 848 848
  • Page 849 849
  • Page 850 850
  • Page 851 851
  • Page 852 852
  • Page 853 853
  • Page 854 854
  • Page 855 855
  • Page 856 856
  • Page 857 857
  • Page 858 858
  • Page 859 859
  • Page 860 860
  • Page 861 861
  • Page 862 862
  • Page 863 863
  • Page 864 864
  • Page 865 865
  • Page 866 866
  • Page 867 867
  • Page 868 868
  • Page 869 869
  • Page 870 870
  • Page 871 871
  • Page 872 872
  • Page 873 873
  • Page 874 874
  • Page 875 875
  • Page 876 876
  • Page 877 877
  • Page 878 878
  • Page 879 879
  • Page 880 880
  • Page 881 881
  • Page 882 882
  • Page 883 883
  • Page 884 884
  • Page 885 885
  • Page 886 886
  • Page 887 887
  • Page 888 888
  • Page 889 889
  • Page 890 890
  • Page 891 891
  • Page 892 892
  • Page 893 893
  • Page 894 894
  • Page 895 895
  • Page 896 896
  • Page 897 897
  • Page 898 898
  • Page 899 899
  • Page 900 900
  • Page 901 901
  • Page 902 902
  • Page 903 903
  • Page 904 904
  • Page 905 905
  • Page 906 906
  • Page 907 907
  • Page 908 908
  • Page 909 909
  • Page 910 910
  • Page 911 911
  • Page 912 912
  • Page 913 913
  • Page 914 914
  • Page 915 915
  • Page 916 916
  • Page 917 917
  • Page 918 918
  • Page 919 919
  • Page 920 920
  • Page 921 921
  • Page 922 922
  • Page 923 923
  • Page 924 924
  • Page 925 925
  • Page 926 926
  • Page 927 927
  • Page 928 928
  • Page 929 929
  • Page 930 930
  • Page 931 931
  • Page 932 932
  • Page 933 933
  • Page 934 934
  • Page 935 935
  • Page 936 936
  • Page 937 937
  • Page 938 938
  • Page 939 939
  • Page 940 940
  • Page 941 941
  • Page 942 942
  • Page 943 943
  • Page 944 944
  • Page 945 945
  • Page 946 946
  • Page 947 947
  • Page 948 948
  • Page 949 949
  • Page 950 950
  • Page 951 951
  • Page 952 952
  • Page 953 953
  • Page 954 954
  • Page 955 955
  • Page 956 956
  • Page 957 957
  • Page 958 958
  • Page 959 959
  • Page 960 960
  • Page 961 961
  • Page 962 962
  • Page 963 963
  • Page 964 964

NXP MPC5605BK Reference guide

Type
Reference guide
This manual is also suitable for

Ask a question and I''ll find the answer in the document

Finding information in a document is now easier with AI