SiM3U1xx/SiM3C1xx
Rev. 1.0 7
27.8.LPTIMER0 Registers.................................................................................................494
27.9.LPTIMER0 Register Memory Map.............................................................................499
28.Enhanced Programmable Counter Array (EPCA0).......................................................500
28.1.Enhanced Programmable Counter Array Features....................................................500
28.2.Module Overview.......................................................................................................502
28.3.Clocking.....................................................................................................................503
28.4.Interrupts....................................................................................................................504
28.5.Outputs ......................................................................................................................504
28.6.Triggers......................................................................................................................507
28.7.Operational Modes.....................................................................................................508
28.8.DMA Configuration and Usage..................................................................................519
28.9.EPCA0 Registers.......................................................................................................521
28.10.EPCA0 Register Memory Map.................................................................................534
28.11.EPCA0_CH0-5 Registers.........................................................................................536
28.12.EPCAn_CHx Register Memory Map........................................................................542
29.Programmable Counter Array (PCA0 and PCA1)..........................................................544
29.1.Programmable Counter Array Features.....................................................................544
29.2.Module Overview.......................................................................................................545
29.3.Clocking.....................................................................................................................546
29.4.Interrupts....................................................................................................................547
29.5.Outputs ......................................................................................................................547
29.6.Operational Modes.....................................................................................................548
29.7.PCA0 and PCA1 Registers........................................................................................559
29.8.PCAn Register Memory Map.....................................................................................565
29.9.PCA0_CH0-1 and PCA1_CH0-1 Registers...............................................................566
29.10.PCAn_CHx Register Memory Map..........................................................................572
30.Phase-Locked Loop (PLL0).............................................................................................574
30.1.PLL Features .............................................................................................................574
30.2.Overview....................................................................................................................575
30.3.Interrupts....................................................................................................................575
30.4.Output Modes ............................................................................................................575
30.5.Additional Features....................................................................................................580
30.6.Advanced Setup Examples........................................................................................582
30.7.PLL0 Registers ..........................................................................................................583
30.8.PLL0 Register Memory Map......................................................................................592
31.Real Time Clock and Low Frequency Oscillator (RTC0)..............................................593
31.1.RTC Features ............................................................................................................593
31.2.Overview....................................................................................................................594
31.3.Clocking.....................................................................................................................594
31.4.Accessing the Timer ..................................................................................................600
31.5.Alarms........................................................................................................................600
31.6.Interrupts....................................................................................................................602
31.7.Usage Models............................................................................................................602
31.8.RTC0 Register
s .........................................................................................................603
31.9.RTC0 Register Memory Map.....................................................................................613
32.SAR Analog-to-Digital Converter (SARADC0 and SARADC1).....................................615
32.1.SARADC Features.....................................................................................................615