Freescale Semiconductor MPC5634M User manual

Type
User manual

This manual is also suitable for

MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 1
Preliminary—Subject to Change Without Notice
MPC563XM Microcontroller
Reference Manual
Devices Supported:
MPC5634M
MPC5633M
MPC5632M
MPC563XRM
Rev. 1
25 Jul 2008
MPC563XM Reference Manual, Rev. 1
2 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 3
Preliminary—Subject to Change Without Notice
Chapter 1
Introduction
1.1 The MPC563XM Microcontroller Family ......................................................................................23
1.2 MPC563XM Device Summary .......................................................................................................23
1.3 MPC563XM Blocks ........................................................................................................................24
1.3.1 Block Diagram ..................................................................................................................24
1.3.2 Block Summary ................................................................................................................25
1.4 MPC563XM Features .....................................................................................................................26
1.4.1 Feature List .......................................................................................................................26
1.4.2 e200z335 Core ..................................................................................................................35
1.4.3 Crossbar ............................................................................................................................37
1.4.4 eDMA ...............................................................................................................................37
1.4.5 Interrupt Controller ...........................................................................................................38
1.4.6 FMPLL ..............................................................................................................................39
1.4.7 Calibration EBI .................................................................................................................40
1.4.8 SIU ....................................................................................................................................41
1.4.9 ECSM ................................................................................................................................41
1.4.10 Flash ..................................................................................................................................42
1.4.11 SRAM ...............................................................................................................................43
1.4.12 BAM .................................................................................................................................43
1.4.13 eMIOS ...............................................................................................................................43
1.4.14 eTPU .................................................................................................................................44
1.4.15 eQADC .............................................................................................................................46
1.4.16 DSPI ..................................................................................................................................48
1.4.17 eSCI ..................................................................................................................................50
1.4.18 FlexCAN ...........................................................................................................................51
1.4.19 System Timers ...................................................................................................................52
1.4.20 Software Watchdog Timer (SWT) ....................................................................................53
1.4.21 Nexus Port Controller .......................................................................................................53
1.4.22 JTAG .................................................................................................................................55
Chapter 2
Memory Map
2.1 Introduction .....................................................................................................................................57
2.2 Memory Map ...................................................................................................................................57
Chapter 3
Signal Descriptions
3.1 Device Pin Assignments ..................................................................................................................63
3.1.1 144 LQFP ..........................................................................................................................63
3.1.2 Ballmap: 208 MAPBGA ...................................................................................................65
3.2 External Signal Summary ................................................................................................................66
3.3 Detailed Signal Descriptions ...........................................................................................................76
3.3.1 Reset / Configuration ........................................................................................................76
3.3.2 Calibration External Bus Interface (EBI) .........................................................................76
MPC563XM Reference Manual, Rev. 1
4 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
3.3.3 Nexus Port Controller (NPC) ............................................................................................78
3.3.4 JTAG .................................................................................................................................79
3.3.5 FlexCAN ...........................................................................................................................80
3.3.6 eSCI ..................................................................................................................................80
3.3.7 DSPI ..................................................................................................................................81
3.3.8 eQADC .............................................................................................................................82
3.3.9 eTPU .................................................................................................................................85
3.3.10 eMIOS ...............................................................................................................................88
3.3.11 Clock Synthesizer .............................................................................................................89
3.3.12 Power / Ground .................................................................................................................90
Chapter 4
Resets
4.1 Reset Sources ..................................................................................................................................93
4.2 Reset Vector .....................................................................................................................................94
4.3 Reset Pins ........................................................................................................................................94
4.3.1 RESET ..............................................................................................................................94
4.3.2 RSTOUT ...........................................................................................................................94
4.4 Clock Quality Monitor Gating Signal .............................................................................................95
4.5 Reset Source Descriptions ...............................................................................................................95
4.5.1 Power-on Reset .................................................................................................................98
4.5.2 External Reset ...................................................................................................................98
4.5.3 Loss of Lock .....................................................................................................................98
4.5.4 Loss of Clock ....................................................................................................................99
4.5.5 Watchdog Timer/Debug Reset ..........................................................................................99
4.5.6 Software Watchdog Timer Reset ......................................................................................99
4.5.7 Checkstop Reset ..............................................................................................................100
4.5.8 JTAG Reset .....................................................................................................................100
4.5.9 Software System Reset ...................................................................................................100
4.5.10 Software External Reset ..................................................................................................101
4.6 Reset Registers in the SIU .............................................................................................................101
4.7 Reset Configuration .......................................................................................................................101
4.7.1 Reset Configuration Half Word (RCHW) .......................................................................101
4.7.2 Reset Configuration Timing ............................................................................................103
4.7.3 Reset Weak Pull Up/Down Configuration ......................................................................104
Chapter 5
Operating Modes
5.1 Overview .......................................................................................................................................105
5.2 Modes of Operation .......................................................................................................................105
5.2.1 Normal Mode ..................................................................................................................105
5.2.2 Debug Mode ...................................................................................................................105
5.2.3 Low Power Modes ..........................................................................................................105
5.3 Modes and Clock Architecture ......................................................................................................106
5.3.1 Block Diagrams ..............................................................................................................106
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 5
Preliminary—Subject to Change Without Notice
5.3.2 Clock Architecture ..........................................................................................................110
Chapter 6
e200z335 (Z335) Core
6.1 Introduction ...................................................................................................................................115
6.2 Features .........................................................................................................................................115
6.3 Location of Detailed Documentation ............................................................................................116
Chapter 7
Direct Memory Access (DMA)
7.1 Information Specific to This Device .............................................................................................117
7.1.1 Device-Specific Features ................................................................................................117
7.1.2 Channel Assignments .....................................................................................................117
7.2 Introduction ...................................................................................................................................118
7.2.1 Overview .........................................................................................................................119
7.2.2 Features ...........................................................................................................................120
7.3 Memory Map/Register Definition .................................................................................................125
7.3.1 Register Descriptions ......................................................................................................127
7.4 Functional Description ..................................................................................................................151
7.4.1 DMA Microarchitecture .................................................................................................151
7.4.2 DMA Basic Data Flow ...................................................................................................152
7.4.3 DMA Performance ..........................................................................................................155
7.5 Initialization/Application Information ..........................................................................................158
7.5.1 DMA Initialization ..........................................................................................................158
7.5.2 DMA Programming Errors .............................................................................................159
7.5.3 DMA Arbitration Mode Considerations .........................................................................160
7.5.4 DMA Transfer .................................................................................................................161
7.5.5 TCD Status ......................................................................................................................164
7.5.6 Channel Linking .............................................................................................................165
7.5.7 Dynamic Programming ...................................................................................................166
7.5.8 Hardware Request Release Timing .................................................................................167
Chapter 8
Multi-Layer AHB Crossbar Switch (XBAR)
8.1 Information Specific to This Device .............................................................................................169
8.1.1 Device-Specific Block Diagram .....................................................................................169
8.1.2 Device-Specific Features ................................................................................................169
8.1.3 Device-Specific Register Information ............................................................................170
8.2 Introduction ...................................................................................................................................171
8.2.1 Overview .........................................................................................................................171
8.2.2 Features ...........................................................................................................................173
8.2.3 Limitations ......................................................................................................................173
8.2.4 General Operation ...........................................................................................................173
8.3 XBAR Registers ............................................................................................................................174
8.3.1 Register Summary ...........................................................................................................174
MPC563XM Reference Manual, Rev. 1
6 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
8.3.2 XBAR Register Descriptions ..........................................................................................177
8.3.3 Coherency .......................................................................................................................185
8.4 Function .........................................................................................................................................185
8.4.1 Arbitration .......................................................................................................................185
8.4.2 Priority Assignment ........................................................................................................187
8.4.3 Master Port Functionality ...............................................................................................188
8.4.4 Slave Port Functionality ..................................................................................................191
8.5 Initialization/Application Information ..........................................................................................198
8.6 Interface .........................................................................................................................................198
8.6.1 Overview .........................................................................................................................199
8.6.2 Master Ports ....................................................................................................................199
8.6.3 Slave Ports ......................................................................................................................200
Chapter 9
Peripheral Bridge (PBRIDGE)
9.1 PBRIDGE Features .......................................................................................................................201
9.2 PBRIDGE Modes of Operation .....................................................................................................201
9.3 PBRIDGE Block Diagram ............................................................................................................201
9.4 PBRIDGE Signal Description .......................................................................................................201
9.5 PBRIDGE Functional Description ................................................................................................202
9.5.1 Read Cycles ....................................................................................................................202
9.5.2 Write Cycles ....................................................................................................................202
9.6 PBRIDGE Registers ......................................................................................................................202
Chapter 10
Flash Memory (C90FL)
10.1 Introduction ...................................................................................................................................203
10.2 Platform Flash (PFlash) Memory Controller ................................................................................203
10.2.1 Controller Overview .......................................................................................................203
10.2.2 Features ...........................................................................................................................203
10.2.3 Modes of Operation ........................................................................................................204
10.2.4 Block Diagram ................................................................................................................204
10.2.5 Signal Description ...........................................................................................................204
10.2.6 Functional Description ....................................................................................................204
10.2.7 Memory Map and Register Definition ............................................................................208
10.2.8 C90FL Register Descriptions ..........................................................................................209
10.3 Flash Memory Block (C90FL) ......................................................................................................214
10.3.1 C90FL Block Overview ..................................................................................................214
10.3.2 C90FL Block Features ....................................................................................................215
10.3.3 C90FL Modes of Operation ............................................................................................216
10.3.4 C90FL Block Diagram ....................................................................................................216
10.3.5 C90FL Flash EEPROM Functional Description ............................................................217
10.3.6 C90FL Memory Map and Register Definition ...............................................................219
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 7
Preliminary—Subject to Change Without Notice
Chapter 11
Flash Memory (LC)
11.1 Introduction ...................................................................................................................................243
11.2 Block Diagram ..............................................................................................................................243
11.3 Overview .......................................................................................................................................243
11.4 Features .........................................................................................................................................244
11.4.1 FBIU features ..................................................................................................................244
11.4.2 Flash memory array features ...........................................................................................244
11.5 Modes of Operation .......................................................................................................................245
11.5.1 User Mode .......................................................................................................................245
11.5.2 Stop Mode .......................................................................................................................245
11.6 Memory Map/Register Description ...............................................................................................245
11.6.1 Flash Memory Map .........................................................................................................245
11.6.2 Register Descriptions ......................................................................................................248
11.7 Functional Description ..................................................................................................................279
11.7.1 Basic Interface Protocol ..................................................................................................279
11.7.2 Access Protections ..........................................................................................................280
11.7.3 Read Cycles - Buffer Miss ..............................................................................................280
11.7.4 Read Cycles - Buffer Hit .................................................................................................280
11.7.5 Write Cycles ....................................................................................................................280
11.7.6 Error Termination ............................................................................................................280
11.7.7 Access Pipelining ............................................................................................................281
11.7.8 Flash Error Response Operation .....................................................................................281
11.7.9 Bank0 Page Read Buffers and Prefetch Operation .........................................................281
11.7.10Read-While-Write Functionality .....................................................................................283
11.7.11Wait-State Emulation ......................................................................................................284
11.7.12Flash Memory Array: User Mode ...................................................................................285
Chapter 12
General-Purpose Static RAM (SRAM)
12.1 Overview .......................................................................................................................................299
12.2 Features .........................................................................................................................................299
12.3 Modes of Operation .......................................................................................................................299
12.3.1 Normal (Functional) Mode .............................................................................................299
12.3.2 Standby Mode .................................................................................................................299
12.4 Block Diagram ..............................................................................................................................299
12.5 External Signal Description ..........................................................................................................300
12.6 Functional Description ..................................................................................................................300
12.6.1 Access Timing .................................................................................................................300
12.7 Module Memory Map ...................................................................................................................301
12.8 Register Descriptions ....................................................................................................................301
Chapter 13
External Bus Interface (EBI)
13.1 Information Specific to This Device .............................................................................................303
MPC563XM Reference Manual, Rev. 1
8 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
13.1.1 Device-Specific Features ................................................................................................303
13.1.2 Unsupported Features .....................................................................................................303
13.1.3 Device-Specific Register Information ............................................................................303
13.2 Introduction ...................................................................................................................................303
13.2.1 Overview .........................................................................................................................304
13.2.2 Features ...........................................................................................................................305
13.2.3 Modes of Operation ........................................................................................................305
13.3 External Signal Description ..........................................................................................................308
13.3.1 Overview .........................................................................................................................308
13.3.2 Detailed Signal Descriptions ..........................................................................................308
13.3.3 Signal Function/Direction by Mode ...............................................................................313
13.3.4 Signal Pad Configuration by Mode ................................................................................313
13.3.5 Signal Output Buffer Enable Logic by Mode .................................................................314
13.4 Memory Map/Register Definition .................................................................................................315
13.4.1 Register Descriptions ......................................................................................................316
13.5 Functional Description ..................................................................................................................324
13.5.1 External Bus Interface Features ......................................................................................324
13.5.2 External Bus Operations .................................................................................................330
13.6 Initialization/Application Information ..........................................................................................397
13.6.1 Booting from External Memory .....................................................................................397
13.6.2 Running with SDR (Single Data Rate) Burst Memories ................................................397
13.6.3 Running with Asynchronous Memories .........................................................................398
13.6.4 Connecting an MCU to Multiple Memories ...................................................................400
13.6.5 Address Decoding Example for External Master Accesses ............................................401
13.6.6 EBI Operation with Reduced Pinout MCUs ...................................................................402
13.6.7 Address/Data Multiplexing Connection Examples .........................................................404
13.6.8 Summary of Differences from MPC5xx .........................................................................408
Chapter 14
Interrupt Controller (INTC)
14.1 Information Specific to This Device .............................................................................................411
14.1.1 Device-Specific Features ................................................................................................411
14.1.2 Device-Specific Register Information ............................................................................411
14.2 Introduction ...................................................................................................................................411
14.2.1 Module Overview ...........................................................................................................411
14.2.2 Block Diagram ................................................................................................................412
14.2.3 Features ...........................................................................................................................413
14.3 Modes of Operation .......................................................................................................................414
14.3.1 Normal Mode ..................................................................................................................414
14.3.2 Debug Mode ...................................................................................................................415
14.3.3 Stop Mode .......................................................................................................................415
14.3.4 Factory Test Mode ..........................................................................................................415
14.4 External Signal Description ..........................................................................................................416
14.5 Memory Map/Register Definition .................................................................................................416
14.5.1 Memory Map ..................................................................................................................416
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 9
Preliminary—Subject to Change Without Notice
14.5.2 Register Information .......................................................................................................416
14.5.3 INTC Block Configuration Register (INTC_BCR) ........................................................417
14.5.4 INTC Current Priority Register for Processor 0 (INTC_CPR_PRC0) ...........................418
14.5.5 INTC Current Priority Register for Processor 1 (INTC_CPR_PRC1) ...........................419
14.5.6 INTC Interrupt Acknowledge Register for Processor 0 (INTC_IACKR_PRC0) ..........420
14.5.7 INTC Interrupt Acknowledge Register for processor 1 (INTC_IACKR_PRC1) ...........421
14.5.8 INTC End of Interrupt Register for Processor 0 (INTC_EOIR_PRC0) .........................421
14.5.9 INTC End of Interrupt Register for processor 1 (INTC_EOIR_PRC1) .........................422
14.5.10INTC Software Set/Clear Interrupt Registers (INTC_SSCIR0_3 - INTC_SSCIR4_7) .422
14.5.11INTC Priority Select Registers (INTC_PSR0_3 - INTC_PSR508_511) ........................424
14.6 Functional Description ..................................................................................................................425
14.6.1 Interrupt Request Sources ...............................................................................................425
14.6.2 Priority Management ......................................................................................................426
14.6.3 Handshaking with Processor ...........................................................................................428
14.6.4 Reserved Spaces in Memory Map ..................................................................................431
14.7 Initialization/Application Information ..........................................................................................432
14.7.1 Initialization Flow ...........................................................................................................432
14.7.2 Interrupt Exception Handler ...........................................................................................432
14.7.3 Code Compression’s Impact on Vector Table .................................................................434
14.7.4 ISR, RTOS, and Task Hierarchy .....................................................................................434
14.7.5 Order of Execution ..........................................................................................................434
14.7.6 Priority Ceiling Protocol .................................................................................................435
14.7.7 Selecting Priorities According to Request Rates and Deadlines ....................................436
14.7.8 Software Setable Interrupt Requests ...............................................................................437
14.7.9 Lowering Priority Within an ISR ....................................................................................438
14.7.10Negating an Interrupt Request Outside of its ISR ..........................................................438
14.7.11Examining LIFO contents ...............................................................................................439
Chapter 15
Interrupts
15.1 Introduction ...................................................................................................................................441
15.2 Interrupt Vectors ............................................................................................................................441
15.2.1 External Input .................................................................................................................441
15.2.2 Critical Input ...................................................................................................................443
15.3 Interrupt Summary ........................................................................................................................443
Chapter 16
System Integration Unit (SIU)
16.1 Overview .......................................................................................................................................465
16.2 Features .........................................................................................................................................465
16.3 Modes of Operation .......................................................................................................................466
16.3.1 Normal Mode ..................................................................................................................466
16.3.2 Debug Mode ...................................................................................................................466
16.4 Block Diagram ..............................................................................................................................466
16.5 Signal Description .........................................................................................................................467
MPC563XM Reference Manual, Rev. 1
10 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
16.6 Detailed Signal Descriptions .........................................................................................................468
16.6.1 RESET — Reset Input ....................................................................................................468
16.6.2 RSTOUT — Reset Output ..............................................................................................468
16.6.3 GPIO[0:213] — General Purpose I/O Pins .....................................................................468
16.6.4 BOOTCFG1 (BOOTCFG1_IRQ[3]_ETRIG[1]_GPIO[212]) — Boot Configuration Pin ..
469
16.6.5 WKPCFG (WKPCFG_NMI_GPIO[213]) — I/O Pin Weak Pull Up Reset Configuration
Pin 469
16.6.6 IRQ[0:15] — External Interrupt Request Input Pins ......................................................469
16.7 Functional Description ..................................................................................................................469
16.7.1 System Configuration .....................................................................................................469
16.7.2 Reset Control ..................................................................................................................470
16.7.3 External Interrupt ............................................................................................................470
16.7.4 GPIO Operation ..............................................................................................................471
16.7.5 Internal Multiplexing ......................................................................................................471
16.8 Memory Map .................................................................................................................................473
16.9 Register Descriptions ....................................................................................................................475
16.9.1 MCU ID Register 2 (SIU_MIDR2) ................................................................................475
16.9.2 MCU ID Register (SIU_MIDR) .....................................................................................477
16.9.3 Reset Status Register (SIU_RSR) ...................................................................................478
16.9.4 System Reset Control Register (SIU_SRCR) .................................................................480
16.9.5 External Interrupt Status Register (SIU_EISR) ..............................................................481
16.9.6 DMA/Interrupt Request Enable Register (SIU_DIRER) ................................................482
16.9.7 DMA/Interrupt Request Select Register (SIU_DIRSR) .................................................483
16.9.8 Overrun Status Register (SIU_OSR) ..............................................................................484
16.9.9 Overrun Request Enable Register (SIU_ORER) ............................................................484
16.9.10IRQ Rising-Edge Event Enable Register (SIU_IREER) ................................................485
16.9.11External IRQ Falling-Edge Event Enable Register (SIU_IFEER) .................................485
16.9.12External IRQ Digital Filter Register (SIU_IDFR) ..........................................................486
16.9.13Pad Configuration Registers (SIU_PCR) .......................................................................487
16.9.14GPIO Pin Data Output Registers (SIU_GPDO83_86 - SIU_GPDO230_232) ...............533
16.9.15GPO Data Output Registers (SIU_GPDO350 - SIU_GPDO413) ..................................534
16.9.16GPIO Pin Data Input Registers (SIU_GPDI83_86 - SIU_GPDI_232) ..........................535
16.9.17eQADC Trigger Input Select Register (SIU_ETISR) .....................................................536
16.9.18External IRQ Input Select Register (SIU_EIISR) ..........................................................538
16.9.19DSPI Input Select Register (SIU_DISR) ........................................................................542
16.9.20MUX Select Register 3 (SIU_ISEL3) ............................................................................545
16.9.21Chip Configuration Register (SIU_CCR) .......................................................................546
16.9.22External Clock Control Register (SIU_ECCR) ..............................................................547
16.9.23Compare A High Register ...............................................................................................548
16.9.24Compare A Low Register ...............................................................................................548
16.9.25Compare B High Register ...............................................................................................549
16.9.26Compare B Low Register ...............................................................................................549
16.9.27System Clock Register (SIU_SYSDIV) .........................................................................550
16.9.28Halt Register (SIU_HLT) ................................................................................................551
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 11
Preliminary—Subject to Change Without Notice
16.9.29Halt Acknowledge Register (SIU_HLTACK) ................................................................552
Chapter 17
Frequency-Modulated Phase Locked Loop (FMPLL)
17.1 Information Specific to This Device .............................................................................................555
17.1.1 Device-Specific Features ................................................................................................555
17.1.2 Device-Specific Register Field Reset Values ..................................................................555
17.2 Introduction ...................................................................................................................................555
17.2.1 Overview .........................................................................................................................555
17.2.2 Features ...........................................................................................................................556
17.2.3 Modes of Operation ........................................................................................................557
17.3 External Signal Description ..........................................................................................................558
17.3.1 Detailed Signal Descriptions ..........................................................................................558
17.4 Memory Map and Register Definition ..........................................................................................559
17.4.1 Memory Map ..................................................................................................................559
17.4.2 Register Descriptions ......................................................................................................560
17.5 Functional Description ..................................................................................................................569
17.5.1 Input Clock Frequency ....................................................................................................569
17.5.2 Clock Configuration .......................................................................................................569
17.5.3 Lock Detection ................................................................................................................570
17.5.4 Loss-of-Clock Detection .................................................................................................570
17.5.5 Frequency Modulation ....................................................................................................574
Chapter 18
Error Correction Status Module (ECSM)
18.1 Overview .......................................................................................................................................577
18.2 Features .........................................................................................................................................577
18.3 Module Memory Map ...................................................................................................................577
18.4 Register Descriptions ....................................................................................................................578
18.4.1 Platform ECC Registers ..................................................................................................578
Chapter 19
System Timer Module (STM)
19.1 Information Specific to This Device .............................................................................................591
19.1.1 Device-Specific Features ................................................................................................591
19.2 Introduction ...................................................................................................................................591
19.2.1 Overview .........................................................................................................................591
19.2.2 Features ...........................................................................................................................591
19.2.3 Modes of Operation ........................................................................................................591
19.3 External Signal Description ..........................................................................................................591
19.4 Memory Map and Register Definition ..........................................................................................592
19.4.1 Memory Map ..................................................................................................................592
19.4.2 Register Descriptions ......................................................................................................592
19.5 Functional Description ..................................................................................................................596
MPC563XM Reference Manual, Rev. 1
12 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Chapter 20
Software Watchdog Timer (SWT)
20.1 Information Specific to This Device .............................................................................................597
20.1.1 Device-Specific Features ................................................................................................597
20.1.2 Reset Assertion ...............................................................................................................597
20.1.3 Default Configuration .....................................................................................................597
20.2 Introduction ...................................................................................................................................598
20.2.1 Overview .........................................................................................................................598
20.2.2 Features ...........................................................................................................................598
20.2.3 Modes of Operation ........................................................................................................598
20.3 External Signal Description ..........................................................................................................598
20.4 Memory Map and Register Definition ..........................................................................................598
20.4.1 Memory Map ..................................................................................................................599
20.4.2 Register Descriptions ......................................................................................................599
20.5 Functional Description ..................................................................................................................604
Chapter 21
Boot Assist Module (BAM)
21.1 Overview .......................................................................................................................................607
21.2 Features .........................................................................................................................................607
21.3 Modes of Operation .......................................................................................................................607
21.3.1 Normal Mode ..................................................................................................................607
21.3.2 Debug Mode ...................................................................................................................607
21.3.3 Internal Boot Mode .........................................................................................................608
21.3.4 Serial Boot Mode ............................................................................................................608
21.3.5 Calibration Bus Boot Mode ............................................................................................608
21.4 Memory Map .................................................................................................................................608
21.5 Functional Description ..................................................................................................................608
21.5.1 BAM Program Flow Chart .............................................................................................608
21.5.2 BAM Program Operation ................................................................................................609
21.5.3 Reset Configuration Half Word (RCHW) .......................................................................611
21.5.4 Internal Boot Mode .........................................................................................................613
21.5.5 Serial Boot Mode ............................................................................................................614
21.5.6 Booting from the Calibration bus ...................................................................................620
Chapter 22
Configurable Enhanced Modular IO Subsystem (eMIOS200)
22.1 Information Specific to This Device .............................................................................................623
22.1.1 Device-Specific Features ................................................................................................623
22.1.2 Device-Specific Channel Information ............................................................................623
22.1.3 Device-Specific Register Information ............................................................................625
22.2 Introduction ...................................................................................................................................626
22.2.1 Overview .........................................................................................................................627
22.2.2 Features ...........................................................................................................................627
22.2.3 Modes of Operation ........................................................................................................627
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 13
Preliminary—Subject to Change Without Notice
22.3 External Signal Description ..........................................................................................................628
22.3.1 Overview .........................................................................................................................628
22.3.2 Detailed Signal Descriptions ..........................................................................................628
22.4 Memory Map/Register Definition .................................................................................................629
22.4.1 Memory Map ..................................................................................................................629
22.4.2 Register Descriptions ......................................................................................................631
22.5 Functional Description ..................................................................................................................654
22.5.1 Unified Channel (UC) .....................................................................................................657
22.5.2 Wheel Speed Channel (WSC) .........................................................................................703
22.5.3 IP Bus Interface Unit (BIU) ............................................................................................710
22.5.4 Red Line Client submodule (REDC) ..............................................................................711
22.5.5 Global Clock Prescaler Submodule (GCP) .....................................................................711
22.6 Initialization/Application Information ..........................................................................................712
22.6.1 Considerations ................................................................................................................712
22.6.2 Application Information .................................................................................................712
Chapter 23
Enhanced Time Processing Unit (eTPU)
23.1 Introduction ...................................................................................................................................717
23.1.1 Overview .........................................................................................................................718
23.1.2 Features ...........................................................................................................................723
23.1.3 Modes of Operation ........................................................................................................727
23.2 External Signal Description ..........................................................................................................729
23.2.1 Overview .........................................................................................................................729
23.2.2 Detailed Signal Descriptions ..........................................................................................730
23.3 Memory Map/Register Definition .................................................................................................731
23.3.1 Memory Map ..................................................................................................................731
23.3.2 System Configuration Registers .....................................................................................735
23.3.3 Time Base Registers ........................................................................................................745
23.3.4 Engine Related Registers ................................................................................................750
23.3.5 Channel Registers Layout ...............................................................................................752
23.3.6 Global Channel Registers ...............................................................................................753
23.3.7 Channel Configuration and Control Registers ................................................................760
23.4 Functional Description ..................................................................................................................766
23.4.1 Functions and Threads ....................................................................................................766
23.4.2 Host Interface ..................................................................................................................781
23.4.3 Scheduler ........................................................................................................................787
23.4.4 Parameter Sharing and Coherency ..................................................................................794
23.4.5 Enhanced Channels .........................................................................................................798
23.4.6 Time Bases ......................................................................................................................842
23.4.7 EAC - eTPU Angle Counter ...........................................................................................849
23.4.8 Microengine ....................................................................................................................868
23.4.9 Microinstruction Set .......................................................................................................885
23.4.10Test and Development Support .......................................................................................917
23.5 Initialization/Application Information ..........................................................................................924
MPC563XM Reference Manual, Rev. 1
14 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
23.5.1 Configuration Sequence ..................................................................................................924
23.5.2 Reset Options ..................................................................................................................925
23.5.3 Multiple Parameter Coherency Methods ........................................................................926
23.5.4 Programming Hints and Caveats ....................................................................................927
23.5.5 Estimating Worst Case Latency ......................................................................................928
23.5.6 Endianness ......................................................................................................................944
23.6 Appendices ....................................................................................................................................944
23.6.1 Microcycle and I/O Timing .............................................................................................944
23.6.2 Initialization Code Example ...........................................................................................949
23.6.3 Predefined Channel Mode Summary ..............................................................................952
23.6.4 MISC Algorithm .............................................................................................................955
Chapter 24
Enhanced Queued Analog-to-Digital Converter (EQADC)
24.1 Information Specific to This Device .............................................................................................957
24.1.1 Device-Specific Features ................................................................................................957
24.1.2 Device-Specific Pin Configuration Features ..................................................................957
24.2 Introduction ...................................................................................................................................958
24.2.1 Module Overview ...........................................................................................................958
24.2.2 Block Diagram ................................................................................................................959
24.2.3 Features ...........................................................................................................................960
24.3 Modes of Operation .......................................................................................................................962
24.3.1 Normal Mode ..................................................................................................................962
24.3.2 Streaming Mode ..............................................................................................................962
24.3.3 Debug Mode ...................................................................................................................963
24.3.4 Stop Mode .......................................................................................................................964
24.3.5 Factory Test Mode ..........................................................................................................965
24.4 External Signal Description ..........................................................................................................965
24.4.1 Overview .........................................................................................................................965
24.4.2 Detailed Signal Descriptions ..........................................................................................968
24.5 Memory Map/Register Definition .................................................................................................971
24.5.1 EQADC Memory Map ....................................................................................................971
24.5.2 EQADC Register Descriptions .......................................................................................973
24.5.3 On-Chip ADC Registers ...............................................................................................1004
24.6 Functional Description ................................................................................................................1015
24.6.1 Overview .......................................................................................................................1015
24.6.2 Data Flow in EQADC ...................................................................................................1016
24.6.3 Command/Result Queues .............................................................................................1032
24.6.4 EQADC Command FIFOs ............................................................................................1032
24.6.5 EQADC Result FIFOs ..................................................................................................1061
24.6.6 On-Chip ADC Configuration and Control ....................................................................1065
24.6.7 Internal/External Multiplexing .....................................................................................1074
24.6.8 EQADC DMA/Interrupt Request .................................................................................1080
24.6.9 EQADC Synchronous Serial Interface (SSI) Sub-Block ..............................................1083
24.6.10EQADC Parallel Side Interface (PSI) Sub-Block .........................................................1088
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 15
Preliminary—Subject to Change Without Notice
24.6.11Analog Sub-Block .........................................................................................................1091
24.6.12Supported EQADC Configurations ..............................................................................1095
24.7 Initialization/Application Information ........................................................................................1097
24.7.1 Multiple Queues Control Setup Example .....................................................................1097
24.7.2 EQADC/DMAC Interface ............................................................................................1101
24.7.3 Sending Immediate Command Setup Example ............................................................1103
24.7.4 Modifying Queues ........................................................................................................1104
24.7.5 CQueue and RQueues Usage ........................................................................................1105
24.7.6 ADC Result Calibration ................................................................................................1107
24.7.7 EQADC Versus QADC .................................................................................................1109
Chapter 25
Decimation Filter
25.1 Information Specific to This Device ...........................................................................................1115
25.1.1 Device-Specific Features ..............................................................................................1115
25.2 Introduction .................................................................................................................................1115
25.2.1 Overview .......................................................................................................................1115
25.2.2 Features .........................................................................................................................1116
25.2.3 Modes of Operation ......................................................................................................1117
25.3 External Signal Description ........................................................................................................1117
25.4 Memory Map and Register Definition ........................................................................................1117
25.4.1 Decimation Filter Memory Map for SoC Integration ...................................................1117
25.4.2 Decimation Filter Registers Description .......................................................................1119
25.4.3 Decimation Filter Memory Map for Parallel Side Interface .........................................1127
25.4.4 PSI Register Description ...............................................................................................1127
25.5 Functional Description ................................................................................................................1129
25.5.1 Overview .......................................................................................................................1129
25.5.2 Parallel Side Interface (PSI) Description ......................................................................1129
25.5.3 Input Buffer Description ...............................................................................................1131
25.5.4 Output Buffer Description ............................................................................................1132
25.5.5 Bypass Configuration Description ................................................................................1133
25.5.6 IIR and FIR Filter .........................................................................................................1134
25.5.7 Filter Prefill Control Description ..................................................................................1137
25.5.8 Timestamp Data Transmission ......................................................................................1138
25.5.9 Flush Command Description ........................................................................................1138
25.5.10Soft-Reset Command Description ................................................................................1138
25.5.11Interrupt Request Description .......................................................................................1139
25.5.12Freeze Mode Description ..............................................................................................1139
25.6 Initialization Information ............................................................................................................1140
25.6.1 Initialization Procedure .................................................................................................1140
25.7 Application Information ..............................................................................................................1140
25.7.1 EQADC IP as the Master Block ...................................................................................1140
25.8 Filter Example Simulation ..........................................................................................................1141
25.8.1 Coefficients Calculation ................................................................................................1141
25.8.2 Input Data Calculation ..................................................................................................1142
MPC563XM Reference Manual, Rev. 1
16 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
25.8.3 Filter Results .................................................................................................................1143
Chapter 26
Deserial Serial Peripheral Interface (DSPI)
26.1 Information Specific to This Device ...........................................................................................1145
26.1.1 Device-Specific Features ..............................................................................................1145
26.1.2 LVDS Pad Usage ..........................................................................................................1145
26.2 Introduction .................................................................................................................................1145
26.2.1 Overview .......................................................................................................................1146
26.2.2 Features .........................................................................................................................1147
26.2.3 DSPI Configurations .....................................................................................................1148
26.2.4 Modes of Operation ......................................................................................................1149
26.3 External Signal Description ........................................................................................................1150
26.3.1 Overview .......................................................................................................................1150
26.3.2 Detailed Signal Description ..........................................................................................1151
26.4 Memory Map and Register Definition ........................................................................................1152
26.4.1 Memory Map ................................................................................................................1152
26.4.2 Register Descriptions ....................................................................................................1153
26.5 Functional Description ................................................................................................................1175
26.5.1 Modes of Operation ......................................................................................................1176
26.5.2 Start and Stop of DSPI Transfers ..................................................................................1178
26.5.3 Serial Peripheral Interface (SPI) Configuration ............................................................1179
26.5.4 Deserial Serial Interface (DSI) Configuration ..............................................................1182
26.5.5 Combined Serial Interface (CSI) Configuration ...........................................................1187
26.5.6 DSPI Baud Rate and Clock Delay Generation .............................................................1190
26.5.7 Transfer Formats ...........................................................................................................1193
26.5.8 Continuous Serial Communications Clock ...................................................................1200
26.5.9 Timed Serial Bus (TSB) ................................................................................................1201
26.5.10Interrupts/DMA Requests .............................................................................................1204
26.5.11Power Saving Features ..................................................................................................1206
26.6 Initialization/Application Information ........................................................................................1207
26.6.1 How to Change Queues ................................................................................................1207
26.6.2 Baud Rate Settings ........................................................................................................1208
26.6.3 Delay Settings ...............................................................................................................1209
26.6.4 Calculation of FIFO Pointer Addresses ........................................................................1210
Chapter 27
Enhanced Serial Communication Interface (eSCI)
27.1 Introduction .................................................................................................................................1213
27.1.1 Bibliography .................................................................................................................1213
27.1.2 Acronyms and Abbreviations .......................................................................................1213
27.1.3 Glossary ........................................................................................................................1213
27.1.4 Overview .......................................................................................................................1214
27.1.5 Features .........................................................................................................................1214
27.1.6 Modes of Operation ......................................................................................................1215
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 17
Preliminary—Subject to Change Without Notice
27.2 External Signal Description ........................................................................................................1216
27.2.1 Detailed Signal Descriptions ........................................................................................1216
27.3 Memory Map and Register Definition ........................................................................................1216
27.3.1 Memory Map ................................................................................................................1216
27.3.2 Register Descriptions ....................................................................................................1218
27.4 Functional Description ................................................................................................................1234
27.4.1 Module Control .............................................................................................................1234
27.4.2 Frame Formats ..............................................................................................................1234
27.4.3 Baud Rate and Clock Generation ..................................................................................1237
27.4.4 Baud Rate Tolerance .....................................................................................................1239
27.4.5 SCI Mode ......................................................................................................................1241
27.4.6 LIN Mode .....................................................................................................................1256
27.4.7 Interrupts .......................................................................................................................1264
27.5 Application Information ..............................................................................................................1265
27.5.1 SCI Data Frames Separated by Preamble .....................................................................1265
Chapter 28
FlexCAN Module
28.1 Information Specific to This Device ...........................................................................................1267
28.1.1 Device-Specific Features ..............................................................................................1267
28.2 Introduction .................................................................................................................................1267
28.2.1 Overview .......................................................................................................................1268
28.2.2 FlexCAN Module Features ...........................................................................................1269
28.2.3 Modes of Operation ......................................................................................................1270
28.3 External Signal Description ........................................................................................................1271
28.3.1 Overview .......................................................................................................................1271
28.3.2 Signal Descriptions .......................................................................................................1271
28.4 Memory Map/Register Definition ...............................................................................................1271
28.4.1 FlexCAN Memory Mapping .........................................................................................1272
28.4.2 Message Buffer Structure ..............................................................................................1273
28.4.3 Rx FIFO Structure .........................................................................................................1277
28.4.4 Register Descriptions ....................................................................................................1278
28.5 Functional Description ................................................................................................................1297
28.5.1 Overview .......................................................................................................................1297
28.5.2 Transmit Process ...........................................................................................................1298
28.5.3 Arbitration process ........................................................................................................1299
28.5.4 Receive Process ............................................................................................................1299
28.5.5 Matching Process ..........................................................................................................1301
28.5.6 Data Coherence .............................................................................................................1302
28.5.7 Rx FIFO ........................................................................................................................1305
28.5.8 CAN Protocol Related Features ....................................................................................1305
28.5.9 Modes of Operation Details ..........................................................................................1310
28.5.10Interrupts .......................................................................................................................1313
28.5.11Bus Interface .................................................................................................................1313
28.6 Initialization/Application Information ........................................................................................1314
MPC563XM Reference Manual, Rev. 1
18 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
28.6.1 FlexCAN Initialization Sequence .................................................................................1314
28.6.2 FlexCAN Addressing and RAM size configurations ...................................................1315
Chapter 29
Periodic Interrupt Timer (PIT_RTI)
29.1 Information Specific to This Device ...........................................................................................1317
29.1.1 Device-Specific Features ..............................................................................................1317
29.2 Introduction .................................................................................................................................1317
29.2.1 Overview .......................................................................................................................1318
29.2.2 Features .........................................................................................................................1318
29.3 Modes of Operation .....................................................................................................................1319
29.4 Signal Description .......................................................................................................................1319
29.5 Memory Map and Register Description ......................................................................................1319
29.5.1 Memory Map ................................................................................................................1319
29.5.2 Register Descriptions ....................................................................................................1320
29.6 Functional Description ................................................................................................................1325
29.6.1 General ..........................................................................................................................1325
29.6.2 Interrupts .......................................................................................................................1326
29.7 Initialization and Application Information ..................................................................................1327
29.7.1 Example Configuration .................................................................................................1327
Chapter 30
Power Management Controller (PMC)
30.1 Introduction .................................................................................................................................1329
30.1.1 Block Diagram .............................................................................................................1330
30.2 External Signal Description ........................................................................................................1331
30.2.1 Detailed Signal Descriptions ........................................................................................1331
30.3 Memory Map/Register Definition ...............................................................................................1332
30.3.1 Configuration and Status Register (CFGR) ..................................................................1332
30.3.2 Trimming Register (TRIMR) ........................................................................................1334
30.3.3 Status Register (SR) ......................................................................................................1337
30.4 Functional Description ................................................................................................................1340
30.4.1 Bandgap ........................................................................................................................1340
30.4.2 5V LVI ..........................................................................................................................1341
30.4.3 3.3V Internal Voltage Regulator ...................................................................................1341
30.4.4 3.3V LVI .......................................................................................................................1343
30.4.5 1.2V Voltage Regulator Controller ...............................................................................1343
30.4.6 1.2V LVI .......................................................................................................................1344
30.4.7 LVI 1.0V .......................................................................................................................1344
30.4.8 Resets and Interrupts .....................................................................................................1344
30.5 Application Information ..............................................................................................................1347
30.5.1 Regulator Example .......................................................................................................1347
30.5.2 Recommended Power Transistors .................................................................................1347
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor 19
Preliminary—Subject to Change Without Notice
Chapter 31
JTAG Controller (JTAGC)
31.1 Information Specific to This Device ...........................................................................................1349
31.1.1 Device-Specific Parameters ..........................................................................................1349
31.1.2 Device Identification Register Parameters ...................................................................1349
31.1.3 Unavailable Instructions ...............................................................................................1349
31.1.4 Auxiliary TAP Controller Instructions ..........................................................................1350
31.2 Introduction .................................................................................................................................1350
31.2.1 Overview .......................................................................................................................1350
31.2.2 Features .........................................................................................................................1351
31.2.3 Modes of Operation ......................................................................................................1351
31.3 External Signal Description ........................................................................................................1352
31.3.1 Overview .......................................................................................................................1352
31.3.2 Detailed Signal Descriptions ........................................................................................1352
31.4 Register Definition ......................................................................................................................1353
31.4.1 Register Descriptions ....................................................................................................1353
31.5 Functional Description ................................................................................................................1356
31.5.1 JTAGC Reset Configuration .........................................................................................1356
31.5.2 IEEE 1149.1-2001 (JTAG) Test Access Port ................................................................1356
31.5.3 TAP Controller State Machine ......................................................................................1356
31.5.4 JTAGC Block Instructions ............................................................................................1358
31.5.5 Boundary Scan ..............................................................................................................1360
31.6 Initialization/Application Information ........................................................................................1360
Chapter 32
Nexus Port Controller (NPC)
32.1 Information Specific to This Device ...........................................................................................1363
32.1.1 Parameter Values ...........................................................................................................1363
32.1.2 Unavailable Features .....................................................................................................1363
32.1.3 Available Features .........................................................................................................1364
32.1.4 Nexus Clients ................................................................................................................1364
32.2 Introduction .................................................................................................................................1364
32.2.1 Overview .......................................................................................................................1364
32.2.2 Features .........................................................................................................................1365
32.2.3 Modes of Operation ......................................................................................................1365
32.2.4 Device-Specific Parameters ..........................................................................................1366
32.3 External Signal Description ........................................................................................................1367
32.3.1 Overview .......................................................................................................................1367
32.3.2 Detailed Signal Descriptions ........................................................................................1367
32.4 Register Definition ......................................................................................................................1368
32.4.1 Register Descriptions ....................................................................................................1369
32.5 Functional Description ................................................................................................................1373
32.5.1 NPC Reset Configuration .............................................................................................1373
32.5.2 Auxiliary Output Port ...................................................................................................1373
32.5.3 IEEE 1149.1-2001 (JTAG) TAP ...................................................................................1376
MPC563XM Reference Manual, Rev. 1
20 Freescale Semiconductor
Preliminary—Subject to Change Without Notice
32.5.4 Nexus JTAG Port Sharing ............................................................................................1380
32.5.5 MCKO and ipg_sync_mcko .........................................................................................1380
32.5.6 EVTO Sharing ..............................................................................................................1380
32.5.7 Nexus Reset Control .....................................................................................................1380
32.5.8 System Clock Locked Indication ..................................................................................1380
32.6 Initialization/Application Information ........................................................................................1381
32.6.1 Accessing NPC tool-mapped registers .........................................................................1381
  • Page 1 1
  • Page 2 2
  • Page 3 3
  • Page 4 4
  • Page 5 5
  • Page 6 6
  • Page 7 7
  • Page 8 8
  • Page 9 9
  • Page 10 10
  • Page 11 11
  • Page 12 12
  • Page 13 13
  • Page 14 14
  • Page 15 15
  • Page 16 16
  • Page 17 17
  • Page 18 18
  • Page 19 19
  • Page 20 20
  • Page 21 21
  • Page 22 22
  • Page 23 23
  • Page 24 24
  • Page 25 25
  • Page 26 26
  • Page 27 27
  • Page 28 28
  • Page 29 29
  • Page 30 30
  • Page 31 31
  • Page 32 32
  • Page 33 33
  • Page 34 34
  • Page 35 35
  • Page 36 36
  • Page 37 37
  • Page 38 38
  • Page 39 39
  • Page 40 40
  • Page 41 41
  • Page 42 42
  • Page 43 43
  • Page 44 44
  • Page 45 45
  • Page 46 46
  • Page 47 47
  • Page 48 48
  • Page 49 49
  • Page 50 50
  • Page 51 51
  • Page 52 52
  • Page 53 53
  • Page 54 54
  • Page 55 55
  • Page 56 56
  • Page 57 57
  • Page 58 58
  • Page 59 59
  • Page 60 60
  • Page 61 61
  • Page 62 62
  • Page 63 63
  • Page 64 64
  • Page 65 65
  • Page 66 66
  • Page 67 67
  • Page 68 68
  • Page 69 69
  • Page 70 70
  • Page 71 71
  • Page 72 72
  • Page 73 73
  • Page 74 74
  • Page 75 75
  • Page 76 76
  • Page 77 77
  • Page 78 78
  • Page 79 79
  • Page 80 80
  • Page 81 81
  • Page 82 82
  • Page 83 83
  • Page 84 84
  • Page 85 85
  • Page 86 86
  • Page 87 87
  • Page 88 88
  • Page 89 89
  • Page 90 90
  • Page 91 91
  • Page 92 92
  • Page 93 93
  • Page 94 94
  • Page 95 95
  • Page 96 96
  • Page 97 97
  • Page 98 98
  • Page 99 99
  • Page 100 100
  • Page 101 101
  • Page 102 102
  • Page 103 103
  • Page 104 104
  • Page 105 105
  • Page 106 106
  • Page 107 107
  • Page 108 108
  • Page 109 109
  • Page 110 110
  • Page 111 111
  • Page 112 112
  • Page 113 113
  • Page 114 114
  • Page 115 115
  • Page 116 116
  • Page 117 117
  • Page 118 118
  • Page 119 119
  • Page 120 120
  • Page 121 121
  • Page 122 122
  • Page 123 123
  • Page 124 124
  • Page 125 125
  • Page 126 126
  • Page 127 127
  • Page 128 128
  • Page 129 129
  • Page 130 130
  • Page 131 131
  • Page 132 132
  • Page 133 133
  • Page 134 134
  • Page 135 135
  • Page 136 136
  • Page 137 137
  • Page 138 138
  • Page 139 139
  • Page 140 140
  • Page 141 141
  • Page 142 142
  • Page 143 143
  • Page 144 144
  • Page 145 145
  • Page 146 146
  • Page 147 147
  • Page 148 148
  • Page 149 149
  • Page 150 150
  • Page 151 151
  • Page 152 152
  • Page 153 153
  • Page 154 154
  • Page 155 155
  • Page 156 156
  • Page 157 157
  • Page 158 158
  • Page 159 159
  • Page 160 160
  • Page 161 161
  • Page 162 162
  • Page 163 163
  • Page 164 164
  • Page 165 165
  • Page 166 166
  • Page 167 167
  • Page 168 168
  • Page 169 169
  • Page 170 170
  • Page 171 171
  • Page 172 172
  • Page 173 173
  • Page 174 174
  • Page 175 175
  • Page 176 176
  • Page 177 177
  • Page 178 178
  • Page 179 179
  • Page 180 180
  • Page 181 181
  • Page 182 182
  • Page 183 183
  • Page 184 184
  • Page 185 185
  • Page 186 186
  • Page 187 187
  • Page 188 188
  • Page 189 189
  • Page 190 190
  • Page 191 191
  • Page 192 192
  • Page 193 193
  • Page 194 194
  • Page 195 195
  • Page 196 196
  • Page 197 197
  • Page 198 198
  • Page 199 199
  • Page 200 200
  • Page 201 201
  • Page 202 202
  • Page 203 203
  • Page 204 204
  • Page 205 205
  • Page 206 206
  • Page 207 207
  • Page 208 208
  • Page 209 209
  • Page 210 210
  • Page 211 211
  • Page 212 212
  • Page 213 213
  • Page 214 214
  • Page 215 215
  • Page 216 216
  • Page 217 217
  • Page 218 218
  • Page 219 219
  • Page 220 220
  • Page 221 221
  • Page 222 222
  • Page 223 223
  • Page 224 224
  • Page 225 225
  • Page 226 226
  • Page 227 227
  • Page 228 228
  • Page 229 229
  • Page 230 230
  • Page 231 231
  • Page 232 232
  • Page 233 233
  • Page 234 234
  • Page 235 235
  • Page 236 236
  • Page 237 237
  • Page 238 238
  • Page 239 239
  • Page 240 240
  • Page 241 241
  • Page 242 242
  • Page 243 243
  • Page 244 244
  • Page 245 245
  • Page 246 246
  • Page 247 247
  • Page 248 248
  • Page 249 249
  • Page 250 250
  • Page 251 251
  • Page 252 252
  • Page 253 253
  • Page 254 254
  • Page 255 255
  • Page 256 256
  • Page 257 257
  • Page 258 258
  • Page 259 259
  • Page 260 260
  • Page 261 261
  • Page 262 262
  • Page 263 263
  • Page 264 264
  • Page 265 265
  • Page 266 266
  • Page 267 267
  • Page 268 268
  • Page 269 269
  • Page 270 270
  • Page 271 271
  • Page 272 272
  • Page 273 273
  • Page 274 274
  • Page 275 275
  • Page 276 276
  • Page 277 277
  • Page 278 278
  • Page 279 279
  • Page 280 280
  • Page 281 281
  • Page 282 282
  • Page 283 283
  • Page 284 284
  • Page 285 285
  • Page 286 286
  • Page 287 287
  • Page 288 288
  • Page 289 289
  • Page 290 290
  • Page 291 291
  • Page 292 292
  • Page 293 293
  • Page 294 294
  • Page 295 295
  • Page 296 296
  • Page 297 297
  • Page 298 298
  • Page 299 299
  • Page 300 300
  • Page 301 301
  • Page 302 302
  • Page 303 303
  • Page 304 304
  • Page 305 305
  • Page 306 306
  • Page 307 307
  • Page 308 308
  • Page 309 309
  • Page 310 310
  • Page 311 311
  • Page 312 312
  • Page 313 313
  • Page 314 314
  • Page 315 315
  • Page 316 316
  • Page 317 317
  • Page 318 318
  • Page 319 319
  • Page 320 320
  • Page 321 321
  • Page 322 322
  • Page 323 323
  • Page 324 324
  • Page 325 325
  • Page 326 326
  • Page 327 327
  • Page 328 328
  • Page 329 329
  • Page 330 330
  • Page 331 331
  • Page 332 332
  • Page 333 333
  • Page 334 334
  • Page 335 335
  • Page 336 336
  • Page 337 337
  • Page 338 338
  • Page 339 339
  • Page 340 340
  • Page 341 341
  • Page 342 342
  • Page 343 343
  • Page 344 344
  • Page 345 345
  • Page 346 346
  • Page 347 347
  • Page 348 348
  • Page 349 349
  • Page 350 350
  • Page 351 351
  • Page 352 352
  • Page 353 353
  • Page 354 354
  • Page 355 355
  • Page 356 356
  • Page 357 357
  • Page 358 358
  • Page 359 359
  • Page 360 360
  • Page 361 361
  • Page 362 362
  • Page 363 363
  • Page 364 364
  • Page 365 365
  • Page 366 366
  • Page 367 367
  • Page 368 368
  • Page 369 369
  • Page 370 370
  • Page 371 371
  • Page 372 372
  • Page 373 373
  • Page 374 374
  • Page 375 375
  • Page 376 376
  • Page 377 377
  • Page 378 378
  • Page 379 379
  • Page 380 380
  • Page 381 381
  • Page 382 382
  • Page 383 383
  • Page 384 384
  • Page 385 385
  • Page 386 386
  • Page 387 387
  • Page 388 388
  • Page 389 389
  • Page 390 390
  • Page 391 391
  • Page 392 392
  • Page 393 393
  • Page 394 394
  • Page 395 395
  • Page 396 396
  • Page 397 397
  • Page 398 398
  • Page 399 399
  • Page 400 400
  • Page 401 401
  • Page 402 402
  • Page 403 403
  • Page 404 404
  • Page 405 405
  • Page 406 406
  • Page 407 407
  • Page 408 408
  • Page 409 409
  • Page 410 410
  • Page 411 411
  • Page 412 412
  • Page 413 413
  • Page 414 414
  • Page 415 415
  • Page 416 416
  • Page 417 417
  • Page 418 418
  • Page 419 419
  • Page 420 420
  • Page 421 421
  • Page 422 422
  • Page 423 423
  • Page 424 424
  • Page 425 425
  • Page 426 426
  • Page 427 427
  • Page 428 428
  • Page 429 429
  • Page 430 430
  • Page 431 431
  • Page 432 432
  • Page 433 433
  • Page 434 434
  • Page 435 435
  • Page 436 436
  • Page 437 437
  • Page 438 438
  • Page 439 439
  • Page 440 440
  • Page 441 441
  • Page 442 442
  • Page 443 443
  • Page 444 444
  • Page 445 445
  • Page 446 446
  • Page 447 447
  • Page 448 448
  • Page 449 449
  • Page 450 450
  • Page 451 451
  • Page 452 452
  • Page 453 453
  • Page 454 454
  • Page 455 455
  • Page 456 456
  • Page 457 457
  • Page 458 458
  • Page 459 459
  • Page 460 460
  • Page 461 461
  • Page 462 462
  • Page 463 463
  • Page 464 464
  • Page 465 465
  • Page 466 466
  • Page 467 467
  • Page 468 468
  • Page 469 469
  • Page 470 470
  • Page 471 471
  • Page 472 472
  • Page 473 473
  • Page 474 474
  • Page 475 475
  • Page 476 476
  • Page 477 477
  • Page 478 478
  • Page 479 479
  • Page 480 480
  • Page 481 481
  • Page 482 482
  • Page 483 483
  • Page 484 484
  • Page 485 485
  • Page 486 486
  • Page 487 487
  • Page 488 488
  • Page 489 489
  • Page 490 490
  • Page 491 491
  • Page 492 492
  • Page 493 493
  • Page 494 494
  • Page 495 495
  • Page 496 496
  • Page 497 497
  • Page 498 498
  • Page 499 499
  • Page 500 500
  • Page 501 501
  • Page 502 502
  • Page 503 503
  • Page 504 504
  • Page 505 505
  • Page 506 506
  • Page 507 507
  • Page 508 508
  • Page 509 509
  • Page 510 510
  • Page 511 511
  • Page 512 512
  • Page 513 513
  • Page 514 514
  • Page 515 515
  • Page 516 516
  • Page 517 517
  • Page 518 518
  • Page 519 519
  • Page 520 520
  • Page 521 521
  • Page 522 522
  • Page 523 523
  • Page 524 524
  • Page 525 525
  • Page 526 526
  • Page 527 527
  • Page 528 528
  • Page 529 529
  • Page 530 530
  • Page 531 531
  • Page 532 532
  • Page 533 533
  • Page 534 534
  • Page 535 535
  • Page 536 536
  • Page 537 537
  • Page 538 538
  • Page 539 539
  • Page 540 540
  • Page 541 541
  • Page 542 542
  • Page 543 543
  • Page 544 544
  • Page 545 545
  • Page 546 546
  • Page 547 547
  • Page 548 548
  • Page 549 549
  • Page 550 550
  • Page 551 551
  • Page 552 552
  • Page 553 553
  • Page 554 554
  • Page 555 555
  • Page 556 556
  • Page 557 557
  • Page 558 558
  • Page 559 559
  • Page 560 560
  • Page 561 561
  • Page 562 562
  • Page 563 563
  • Page 564 564
  • Page 565 565
  • Page 566 566
  • Page 567 567
  • Page 568 568
  • Page 569 569
  • Page 570 570
  • Page 571 571
  • Page 572 572
  • Page 573 573
  • Page 574 574
  • Page 575 575
  • Page 576 576
  • Page 577 577
  • Page 578 578
  • Page 579 579
  • Page 580 580
  • Page 581 581
  • Page 582 582
  • Page 583 583
  • Page 584 584
  • Page 585 585
  • Page 586 586
  • Page 587 587
  • Page 588 588
  • Page 589 589
  • Page 590 590
  • Page 591 591
  • Page 592 592
  • Page 593 593
  • Page 594 594
  • Page 595 595
  • Page 596 596
  • Page 597 597
  • Page 598 598
  • Page 599 599
  • Page 600 600
  • Page 601 601
  • Page 602 602
  • Page 603 603
  • Page 604 604
  • Page 605 605
  • Page 606 606
  • Page 607 607
  • Page 608 608
  • Page 609 609
  • Page 610 610
  • Page 611 611
  • Page 612 612
  • Page 613 613
  • Page 614 614
  • Page 615 615
  • Page 616 616
  • Page 617 617
  • Page 618 618
  • Page 619 619
  • Page 620 620
  • Page 621 621
  • Page 622 622
  • Page 623 623
  • Page 624 624
  • Page 625 625
  • Page 626 626
  • Page 627 627
  • Page 628 628
  • Page 629 629
  • Page 630 630
  • Page 631 631
  • Page 632 632
  • Page 633 633
  • Page 634 634
  • Page 635 635
  • Page 636 636
  • Page 637 637
  • Page 638 638
  • Page 639 639
  • Page 640 640
  • Page 641 641
  • Page 642 642
  • Page 643 643
  • Page 644 644
  • Page 645 645
  • Page 646 646
  • Page 647 647
  • Page 648 648
  • Page 649 649
  • Page 650 650
  • Page 651 651
  • Page 652 652
  • Page 653 653
  • Page 654 654
  • Page 655 655
  • Page 656 656
  • Page 657 657
  • Page 658 658
  • Page 659 659
  • Page 660 660
  • Page 661 661
  • Page 662 662
  • Page 663 663
  • Page 664 664
  • Page 665 665
  • Page 666 666
  • Page 667 667
  • Page 668 668
  • Page 669 669
  • Page 670 670
  • Page 671 671
  • Page 672 672
  • Page 673 673
  • Page 674 674
  • Page 675 675
  • Page 676 676
  • Page 677 677
  • Page 678 678
  • Page 679 679
  • Page 680 680
  • Page 681 681
  • Page 682 682
  • Page 683 683
  • Page 684 684
  • Page 685 685
  • Page 686 686
  • Page 687 687
  • Page 688 688
  • Page 689 689
  • Page 690 690
  • Page 691 691
  • Page 692 692
  • Page 693 693
  • Page 694 694
  • Page 695 695
  • Page 696 696
  • Page 697 697
  • Page 698 698
  • Page 699 699
  • Page 700 700
  • Page 701 701
  • Page 702 702
  • Page 703 703
  • Page 704 704
  • Page 705 705
  • Page 706 706
  • Page 707 707
  • Page 708 708
  • Page 709 709
  • Page 710 710
  • Page 711 711
  • Page 712 712
  • Page 713 713
  • Page 714 714
  • Page 715 715
  • Page 716 716
  • Page 717 717
  • Page 718 718
  • Page 719 719
  • Page 720 720
  • Page 721 721
  • Page 722 722
  • Page 723 723
  • Page 724 724
  • Page 725 725
  • Page 726 726
  • Page 727 727
  • Page 728 728
  • Page 729 729
  • Page 730 730
  • Page 731 731
  • Page 732 732
  • Page 733 733
  • Page 734 734
  • Page 735 735
  • Page 736 736
  • Page 737 737
  • Page 738 738
  • Page 739 739
  • Page 740 740
  • Page 741 741
  • Page 742 742
  • Page 743 743
  • Page 744 744
  • Page 745 745
  • Page 746 746
  • Page 747 747
  • Page 748 748
  • Page 749 749
  • Page 750 750
  • Page 751 751
  • Page 752 752
  • Page 753 753
  • Page 754 754
  • Page 755 755
  • Page 756 756
  • Page 757 757
  • Page 758 758
  • Page 759 759
  • Page 760 760
  • Page 761 761
  • Page 762 762
  • Page 763 763
  • Page 764 764
  • Page 765 765
  • Page 766 766
  • Page 767 767
  • Page 768 768
  • Page 769 769
  • Page 770 770
  • Page 771 771
  • Page 772 772
  • Page 773 773
  • Page 774 774
  • Page 775 775
  • Page 776 776
  • Page 777 777
  • Page 778 778
  • Page 779 779
  • Page 780 780
  • Page 781 781
  • Page 782 782
  • Page 783 783
  • Page 784 784
  • Page 785 785
  • Page 786 786
  • Page 787 787
  • Page 788 788
  • Page 789 789
  • Page 790 790
  • Page 791 791
  • Page 792 792
  • Page 793 793
  • Page 794 794
  • Page 795 795
  • Page 796 796
  • Page 797 797
  • Page 798 798
  • Page 799 799
  • Page 800 800
  • Page 801 801
  • Page 802 802
  • Page 803 803
  • Page 804 804
  • Page 805 805
  • Page 806 806
  • Page 807 807
  • Page 808 808
  • Page 809 809
  • Page 810 810
  • Page 811 811
  • Page 812 812
  • Page 813 813
  • Page 814 814
  • Page 815 815
  • Page 816 816
  • Page 817 817
  • Page 818 818
  • Page 819 819
  • Page 820 820
  • Page 821 821
  • Page 822 822
  • Page 823 823
  • Page 824 824
  • Page 825 825
  • Page 826 826
  • Page 827 827
  • Page 828 828
  • Page 829 829
  • Page 830 830
  • Page 831 831
  • Page 832 832
  • Page 833 833
  • Page 834 834
  • Page 835 835
  • Page 836 836
  • Page 837 837
  • Page 838 838
  • Page 839 839
  • Page 840 840
  • Page 841 841
  • Page 842 842
  • Page 843 843
  • Page 844 844
  • Page 845 845
  • Page 846 846
  • Page 847 847
  • Page 848 848
  • Page 849 849
  • Page 850 850
  • Page 851 851
  • Page 852 852
  • Page 853 853
  • Page 854 854
  • Page 855 855
  • Page 856 856
  • Page 857 857
  • Page 858 858
  • Page 859 859
  • Page 860 860
  • Page 861 861
  • Page 862 862
  • Page 863 863
  • Page 864 864
  • Page 865 865
  • Page 866 866
  • Page 867 867
  • Page 868 868
  • Page 869 869
  • Page 870 870
  • Page 871 871
  • Page 872 872
  • Page 873 873
  • Page 874 874
  • Page 875 875
  • Page 876 876
  • Page 877 877
  • Page 878 878
  • Page 879 879
  • Page 880 880
  • Page 881 881
  • Page 882 882
  • Page 883 883
  • Page 884 884
  • Page 885 885
  • Page 886 886
  • Page 887 887
  • Page 888 888
  • Page 889 889
  • Page 890 890
  • Page 891 891
  • Page 892 892
  • Page 893 893
  • Page 894 894
  • Page 895 895
  • Page 896 896
  • Page 897 897
  • Page 898 898
  • Page 899 899
  • Page 900 900
  • Page 901 901
  • Page 902 902
  • Page 903 903
  • Page 904 904
  • Page 905 905
  • Page 906 906
  • Page 907 907
  • Page 908 908
  • Page 909 909
  • Page 910 910
  • Page 911 911
  • Page 912 912
  • Page 913 913
  • Page 914 914
  • Page 915 915
  • Page 916 916
  • Page 917 917
  • Page 918 918
  • Page 919 919
  • Page 920 920
  • Page 921 921
  • Page 922 922
  • Page 923 923
  • Page 924 924
  • Page 925 925
  • Page 926 926
  • Page 927 927
  • Page 928 928
  • Page 929 929
  • Page 930 930
  • Page 931 931
  • Page 932 932
  • Page 933 933
  • Page 934 934
  • Page 935 935
  • Page 936 936
  • Page 937 937
  • Page 938 938
  • Page 939 939
  • Page 940 940
  • Page 941 941
  • Page 942 942
  • Page 943 943
  • Page 944 944
  • Page 945 945
  • Page 946 946
  • Page 947 947
  • Page 948 948
  • Page 949 949
  • Page 950 950
  • Page 951 951
  • Page 952 952
  • Page 953 953
  • Page 954 954
  • Page 955 955
  • Page 956 956
  • Page 957 957
  • Page 958 958
  • Page 959 959
  • Page 960 960
  • Page 961 961
  • Page 962 962
  • Page 963 963
  • Page 964 964
  • Page 965 965
  • Page 966 966
  • Page 967 967
  • Page 968 968
  • Page 969 969
  • Page 970 970
  • Page 971 971
  • Page 972 972
  • Page 973 973
  • Page 974 974
  • Page 975 975
  • Page 976 976
  • Page 977 977
  • Page 978 978
  • Page 979 979
  • Page 980 980
  • Page 981 981
  • Page 982 982
  • Page 983 983
  • Page 984 984
  • Page 985 985
  • Page 986 986
  • Page 987 987
  • Page 988 988
  • Page 989 989
  • Page 990 990
  • Page 991 991
  • Page 992 992
  • Page 993 993
  • Page 994 994
  • Page 995 995
  • Page 996 996
  • Page 997 997
  • Page 998 998
  • Page 999 999
  • Page 1000 1000
  • Page 1001 1001
  • Page 1002 1002
  • Page 1003 1003
  • Page 1004 1004
  • Page 1005 1005
  • Page 1006 1006
  • Page 1007 1007
  • Page 1008 1008
  • Page 1009 1009
  • Page 1010 1010
  • Page 1011 1011
  • Page 1012 1012
  • Page 1013 1013
  • Page 1014 1014
  • Page 1015 1015
  • Page 1016 1016
  • Page 1017 1017
  • Page 1018 1018
  • Page 1019 1019
  • Page 1020 1020
  • Page 1021 1021
  • Page 1022 1022
  • Page 1023 1023
  • Page 1024 1024
  • Page 1025 1025
  • Page 1026 1026
  • Page 1027 1027
  • Page 1028 1028
  • Page 1029 1029
  • Page 1030 1030
  • Page 1031 1031
  • Page 1032 1032
  • Page 1033 1033
  • Page 1034 1034
  • Page 1035 1035
  • Page 1036 1036
  • Page 1037 1037
  • Page 1038 1038
  • Page 1039 1039
  • Page 1040 1040
  • Page 1041 1041
  • Page 1042 1042
  • Page 1043 1043
  • Page 1044 1044
  • Page 1045 1045
  • Page 1046 1046
  • Page 1047 1047
  • Page 1048 1048
  • Page 1049 1049
  • Page 1050 1050
  • Page 1051 1051
  • Page 1052 1052
  • Page 1053 1053
  • Page 1054 1054
  • Page 1055 1055
  • Page 1056 1056
  • Page 1057 1057
  • Page 1058 1058
  • Page 1059 1059
  • Page 1060 1060
  • Page 1061 1061
  • Page 1062 1062
  • Page 1063 1063
  • Page 1064 1064
  • Page 1065 1065
  • Page 1066 1066
  • Page 1067 1067
  • Page 1068 1068
  • Page 1069 1069
  • Page 1070 1070
  • Page 1071 1071
  • Page 1072 1072
  • Page 1073 1073
  • Page 1074 1074
  • Page 1075 1075
  • Page 1076 1076
  • Page 1077 1077
  • Page 1078 1078
  • Page 1079 1079
  • Page 1080 1080
  • Page 1081 1081
  • Page 1082 1082
  • Page 1083 1083
  • Page 1084 1084
  • Page 1085 1085
  • Page 1086 1086
  • Page 1087 1087
  • Page 1088 1088
  • Page 1089 1089
  • Page 1090 1090
  • Page 1091 1091
  • Page 1092 1092
  • Page 1093 1093
  • Page 1094 1094
  • Page 1095 1095
  • Page 1096 1096
  • Page 1097 1097
  • Page 1098 1098
  • Page 1099 1099
  • Page 1100 1100
  • Page 1101 1101
  • Page 1102 1102
  • Page 1103 1103
  • Page 1104 1104
  • Page 1105 1105
  • Page 1106 1106
  • Page 1107 1107
  • Page 1108 1108
  • Page 1109 1109
  • Page 1110 1110
  • Page 1111 1111
  • Page 1112 1112
  • Page 1113 1113
  • Page 1114 1114
  • Page 1115 1115
  • Page 1116 1116
  • Page 1117 1117
  • Page 1118 1118
  • Page 1119 1119
  • Page 1120 1120
  • Page 1121 1121
  • Page 1122 1122
  • Page 1123 1123
  • Page 1124 1124
  • Page 1125 1125
  • Page 1126 1126
  • Page 1127 1127
  • Page 1128 1128
  • Page 1129 1129
  • Page 1130 1130
  • Page 1131 1131
  • Page 1132 1132
  • Page 1133 1133
  • Page 1134 1134
  • Page 1135 1135
  • Page 1136 1136
  • Page 1137 1137
  • Page 1138 1138
  • Page 1139 1139
  • Page 1140 1140
  • Page 1141 1141
  • Page 1142 1142
  • Page 1143 1143
  • Page 1144 1144
  • Page 1145 1145
  • Page 1146 1146
  • Page 1147 1147
  • Page 1148 1148
  • Page 1149 1149
  • Page 1150 1150
  • Page 1151 1151
  • Page 1152 1152
  • Page 1153 1153
  • Page 1154 1154
  • Page 1155 1155
  • Page 1156 1156
  • Page 1157 1157
  • Page 1158 1158
  • Page 1159 1159
  • Page 1160 1160
  • Page 1161 1161
  • Page 1162 1162
  • Page 1163 1163
  • Page 1164 1164
  • Page 1165 1165
  • Page 1166 1166
  • Page 1167 1167
  • Page 1168 1168
  • Page 1169 1169
  • Page 1170 1170
  • Page 1171 1171
  • Page 1172 1172
  • Page 1173 1173
  • Page 1174 1174
  • Page 1175 1175
  • Page 1176 1176
  • Page 1177 1177
  • Page 1178 1178
  • Page 1179 1179
  • Page 1180 1180
  • Page 1181 1181
  • Page 1182 1182
  • Page 1183 1183
  • Page 1184 1184
  • Page 1185 1185
  • Page 1186 1186
  • Page 1187 1187
  • Page 1188 1188
  • Page 1189 1189
  • Page 1190 1190
  • Page 1191 1191
  • Page 1192 1192
  • Page 1193 1193
  • Page 1194 1194
  • Page 1195 1195
  • Page 1196 1196
  • Page 1197 1197
  • Page 1198 1198
  • Page 1199 1199
  • Page 1200 1200
  • Page 1201 1201
  • Page 1202 1202
  • Page 1203 1203
  • Page 1204 1204
  • Page 1205 1205
  • Page 1206 1206
  • Page 1207 1207
  • Page 1208 1208
  • Page 1209 1209
  • Page 1210 1210
  • Page 1211 1211
  • Page 1212 1212
  • Page 1213 1213
  • Page 1214 1214
  • Page 1215 1215
  • Page 1216 1216
  • Page 1217 1217
  • Page 1218 1218
  • Page 1219 1219
  • Page 1220 1220
  • Page 1221 1221
  • Page 1222 1222
  • Page 1223 1223
  • Page 1224 1224
  • Page 1225 1225
  • Page 1226 1226
  • Page 1227 1227
  • Page 1228 1228
  • Page 1229 1229
  • Page 1230 1230
  • Page 1231 1231
  • Page 1232 1232
  • Page 1233 1233
  • Page 1234 1234
  • Page 1235 1235
  • Page 1236 1236
  • Page 1237 1237
  • Page 1238 1238
  • Page 1239 1239
  • Page 1240 1240
  • Page 1241 1241
  • Page 1242 1242
  • Page 1243 1243
  • Page 1244 1244
  • Page 1245 1245
  • Page 1246 1246
  • Page 1247 1247
  • Page 1248 1248
  • Page 1249 1249
  • Page 1250 1250
  • Page 1251 1251
  • Page 1252 1252
  • Page 1253 1253
  • Page 1254 1254
  • Page 1255 1255
  • Page 1256 1256
  • Page 1257 1257
  • Page 1258 1258
  • Page 1259 1259
  • Page 1260 1260
  • Page 1261 1261
  • Page 1262 1262
  • Page 1263 1263
  • Page 1264 1264
  • Page 1265 1265
  • Page 1266 1266
  • Page 1267 1267
  • Page 1268 1268
  • Page 1269 1269
  • Page 1270 1270
  • Page 1271 1271
  • Page 1272 1272
  • Page 1273 1273
  • Page 1274 1274
  • Page 1275 1275
  • Page 1276 1276
  • Page 1277 1277
  • Page 1278 1278
  • Page 1279 1279
  • Page 1280 1280
  • Page 1281 1281
  • Page 1282 1282
  • Page 1283 1283
  • Page 1284 1284
  • Page 1285 1285
  • Page 1286 1286
  • Page 1287 1287
  • Page 1288 1288
  • Page 1289 1289
  • Page 1290 1290
  • Page 1291 1291
  • Page 1292 1292
  • Page 1293 1293
  • Page 1294 1294
  • Page 1295 1295
  • Page 1296 1296
  • Page 1297 1297
  • Page 1298 1298
  • Page 1299 1299
  • Page 1300 1300
  • Page 1301 1301
  • Page 1302 1302
  • Page 1303 1303
  • Page 1304 1304
  • Page 1305 1305
  • Page 1306 1306
  • Page 1307 1307
  • Page 1308 1308
  • Page 1309 1309
  • Page 1310 1310
  • Page 1311 1311
  • Page 1312 1312
  • Page 1313 1313
  • Page 1314 1314
  • Page 1315 1315
  • Page 1316 1316
  • Page 1317 1317
  • Page 1318 1318
  • Page 1319 1319
  • Page 1320 1320
  • Page 1321 1321
  • Page 1322 1322
  • Page 1323 1323
  • Page 1324 1324
  • Page 1325 1325
  • Page 1326 1326
  • Page 1327 1327
  • Page 1328 1328
  • Page 1329 1329
  • Page 1330 1330
  • Page 1331 1331
  • Page 1332 1332
  • Page 1333 1333
  • Page 1334 1334
  • Page 1335 1335
  • Page 1336 1336
  • Page 1337 1337
  • Page 1338 1338
  • Page 1339 1339
  • Page 1340 1340
  • Page 1341 1341
  • Page 1342 1342
  • Page 1343 1343
  • Page 1344 1344
  • Page 1345 1345
  • Page 1346 1346
  • Page 1347 1347
  • Page 1348 1348
  • Page 1349 1349
  • Page 1350 1350
  • Page 1351 1351
  • Page 1352 1352
  • Page 1353 1353
  • Page 1354 1354
  • Page 1355 1355
  • Page 1356 1356
  • Page 1357 1357
  • Page 1358 1358
  • Page 1359 1359
  • Page 1360 1360
  • Page 1361 1361
  • Page 1362 1362
  • Page 1363 1363
  • Page 1364 1364
  • Page 1365 1365
  • Page 1366 1366
  • Page 1367 1367
  • Page 1368 1368
  • Page 1369 1369
  • Page 1370 1370
  • Page 1371 1371
  • Page 1372 1372
  • Page 1373 1373
  • Page 1374 1374
  • Page 1375 1375
  • Page 1376 1376
  • Page 1377 1377
  • Page 1378 1378
  • Page 1379 1379
  • Page 1380 1380
  • Page 1381 1381
  • Page 1382 1382
  • Page 1383 1383
  • Page 1384 1384

Freescale Semiconductor MPC5634M User manual

Type
User manual
This manual is also suitable for

Ask a question and I''ll find the answer in the document

Finding information in a document is now easier with AI