SCIM MOTOROLA
REFERENCE MANUAL ix
Figure Title Page
1-1 Single-Chip Integration Module Block Diagram .............................................. 1-3
1-2 SCIM Input and Output Signals ......................................................................1-4
3-1 System Configuration and Protection .............................................................3-1
3-2 Periodic Interrupt Timer and Software Watchdog Timer ................................ 3-9
4-1 System Clock with 32.768-kHz Reference Crystal .........................................4-3
4-2 System Clock with 4.194-MHz Reference Crystal .......................................... 4-4
4-3 Crystal Layout Example ............................................................................... 4-12
4-4 Conditioning the XFC and V
DDSYN
Pins ....................................................... 4-13
4-5 Loss of Reference Frequency ......................................................................4-16
4-6 Loss of External Clock Signal ....................................................................... 4-17
5-1 Input Sample Window .................................................................................... 5-6
5-2 Read Cycle Flowchart .................................................................................... 5-9
5-3 Read Cycle Timing Diagram ........................................................................ 5-11
5-4 Write Cycle Flowchart .................................................................................. 5-12
5-5 Write Cycle Timing Diagram ......................................................................... 5-14
5-6 Read-Modify-Write Timing ............................................................................ 5-15
5-7 Operand Byte Order .....................................................................................5-16
5-8 Byte Operand to 8-Bit Port ...........................................................................5-17
5-9 Byte Operand to 16-Bit Port, Even (ADDR0 = 0) .........................................5-18
5-10 Byte Operand to 16-Bit Port, Odd (ADDR0 = 1) ........................................... 5-18
5-11 Word Operand to 8-Bit Port, Aligned ............................................................5-19
5-12 Word Operand to 8-Bit Port, Misaligned ....................................................... 5-20
5-13 Word Operand to 16-Bit Port, Aligned ..........................................................5-20
5-14 Word Operand to 16-Bit Port, Misaligned ..................................................... 5-21
5-15 Long-Word Operand to 8-Bit Port, Aligned ................................................... 5-22
5-16 Timing of a Long-Word Read of an 8-Bit Port .............................................. 5-23
5-17 Timing of a Long-Word Write to an 8-Bit Port .............................................. 5-24
5-18 Long-Word Operand to 8-Bit Port, Misaligned ............................................. 5-25
5-19 Long-Word Operand to 16-Bit Port, Aligned ................................................. 5-25
5-20 Timing of Long-Word Read or Write, 16-Bit Port .......................................... 5-27
5-21 Long-Word Operand to 16-Bit Port, Misaligned ........................................... 5-28
5-22 Connecting an 8-Bit Memory Device ............................................................5-30
5-23 Connecting a 16-Bit Memory Device ............................................................5-31
5-24 Connecting Two 8-Bit Memory Devices ....................................................... 5-32
5-25 CPU Space Address Encoding ....................................................................5-33
5-26 CPU32 Breakpoint Operation Flow .............................................................. 5-35
5-27 CPU16 Breakpoint Operation Flow .............................................................. 5-36
5-28 Breakpoint Acknowledge Cycle Timing — Opcode Returned (CPU32 Only) 5-37
5-29 Breakpoint Acknowledge Cycle Timing — Exception Signaled .................... 5-38
5-30 LPSTOP Interrupt Mask Level ...................................................................... 5-39
5-31 Bus Error Without DSACK ............................................................................ 5-43
LIST OF ILLUSTRATIONS
Frees
cale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...