Philips TDA8783 User manual

Category
Security cameras
Type
User manual

Philips TDA8783 is a 40 Msps, 10-bit analog-to-digital interface specifically designed for CCD cameras. It offers correlated double sampling (CDS), automatic gain control (AGC), a low-power 10-bit ADC, and a reference voltage regulator, all integrated into a single chip. The CDS and AGC have adjustable bandwidths, allowing you to optimize the performance of your camera system. With its programmable features and various control options, the TDA8783 provides flexibility and customization for your specific application needs.

Philips TDA8783 is a 40 Msps, 10-bit analog-to-digital interface specifically designed for CCD cameras. It offers correlated double sampling (CDS), automatic gain control (AGC), a low-power 10-bit ADC, and a reference voltage regulator, all integrated into a single chip. The CDS and AGC have adjustable bandwidths, allowing you to optimize the performance of your camera system. With its programmable features and various control options, the TDA8783 provides flexibility and customization for your specific application needs.

DATA SHEET
Product specification
Supersedes data of 1999 Jun 25
2002 Oct 23
INTEGRATED CIRCUITS
TDA8783
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
2002 Oct 23 2
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
FEATURES
Correlated Double Sampling (CDS), AGC, 10-bit ADC
and reference regulator included, adjustable bandwidth
(CDS and AGC)
Fully programmable via a 3-wire serial interface
Sampling frequency up to 40 MHz
AGC gain from 4.5 to 34.5 dB (in 0.1 dB steps)
CDS programmable bandwidth from 4 to 120 MHz
AGC programmable bandwidth from 4 to 54 MHz
Standby modeavailable for each block for power saving
applications 20 mW (typ.)
6 dB fixed gain analog output for analog iris control
8-bit and 10-bit DAC included for analog settings
Low power consumption of only 483 mW (typ.)
5 V operation and 2.5 to 5.25 V operation for the digital
outputs
TTL compatible inputs, TTL and CMOS compatible
outputs.
APPLICATIONS
CCD camera systems.
GENERAL DESCRIPTION
The TDA8783 is a 10-bit analog-to-digital interface for
CCD cameras. The device includes a correlated double
sampling circuit, AGC and a low-power 10-bit
Analog-to-Digital Converter (ADC) together with its
reference voltage regulator.
The AGC and CDS have a bandwidth circuit controlled by
on-chip DACs via a serial interface.
A 10-bit DAC controls the ADC input clamp level.
An additional 8-bit DAC is provided for additional system
controls; its output voltage range is 1.4 V (p-p) which is
available at pin OFDOUT.
ORDERING INFORMATION
TYPE
NUMBER
PACKAGE
NAME DESCRIPTION VERSION
TDA8783HL LQFP48 plastic low profile quad flat package; 48 leads; body 7 × 7 × 1.4 mm SOT313-2
2002 Oct 23 3
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
QUICK REFERENCE DATA
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V
CCA
analog supply voltage 4.75 5 5.25 V
V
CCD
digital supply voltage 4.75 5 5.25 V
V
CCO
digital outputs supply voltage 2.5 3 5.25 V
I
CCA
analog supply current 78 95 mA
I
CCD
digital supply current 18 20 mA
I
CCO
digital outputs supply current f
CLK
= 27 MHz;
C
L
= 20 pF; ramp input
1 mA
ADC
res
ADC resolution 10 bits
V
i(CDS)(p-p)
CDS input voltage (peak-to-peak value) 400 1200 mV
G
CDS
CDS output amplifier gain 6 dB
f
CLK(max)
maximum clock frequency f
cut(CDS)
= 120 MHz;
f
cut(AGC)
= 54 MHz
40 −−MHz
AGC
dyn
AGC dynamic range 30 dB
N
tot(rms)
total noise from CDS input to ADC output
(RMS value)
gain = 4.5 dB;
f
cut(CDS)
= 120 MHz;
f
cut(AGC)
= 40 MHz
0.125 LSB
P
tot
total power consumption 483 mW
2002 Oct 23 4
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
BLOCK DIAGRAM
Fig.1 Block diagram.
handbook, full pagewidth
MGM491
TRACK-
AND-HOLD
TRACK-
AND-HOLD
TRACK-
AND-HOLD
CLAMP
ref1
CLAMP
8-BIT DAC
10-BIT DAC
9-BIT DAC
6 dB
AGC
CLOCK
GENERATOR
10-BIT ADC
REGULATOR
SERIAL
INTERFACE
4-BIT DAC
CUT-OFF
OUTPUTS
BUFFER
5
4
2
7
6
9
10
14
11
12
13 15 16 17 18
20
21
22
2319
24
36
3
25
26
27
28
29
30
31
32
33
34
35
3738394041424344
454846
47
IND INP AGND3 SHD SHP CLPDM CLK
DGND2
V
CCO
V
CCD2
V
CCA3
OE
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
DGND1
OFDOUT
OGND
V
CCD1
STDBY
SENAGND6
SCLK
SDATA
DEC1
V
RT
V
RB
V
CCA2
DACOUT
V
ref
CLPADC
AGND2
ADCIN
AGND5
V
CCA1
AGCOUT
AGND4
AGND1
8
CPCDS
AMPOUT
TDA8783
4-BIT DAC
CUT-OFF
1
CLPOB
+
-
1
1
2002 Oct 23 5
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
PINNING
SYMBOL PIN DESCRIPTION
CLPOB 1 clamp pulse input at optical black
AGND4 2 analog ground 4
OFDOUT 3 analog output of the additional 8-bit control DAC (controlled via the serial interface)
AMPOUT 4 CDS amplifier output (fixed gain = 6 dB)
AGND1 5 analog ground 1
V
CCA1
6 analog supply voltage 1
AGCOUT 7 AGC amplifier signal output
CPCDS 8 clamp storage capacitor pin
AGND5 9 analog ground 5
ADCIN 10 ADC analog signal input from AGCOUT via a short circuit
CLPADC 11 clamp control input for ADC analog input signal clamp (used with a capacitor from V
ref
to ground)
V
ref
12 ADC input clamp reference voltage (normally connected to pin V
RB
or DACOUT, or connected to
ground via a capacitor)
DACOUT 13 DAC output for ADC clamp level
AGND2 14 analog ground 2
V
CCA2
15 analog supply voltage 2
V
RB
16 ADC reference voltage (BOTTOM) code 0
V
RT
17 ADC reference voltage (TOP) code 1023
DEC1 18 decoupling 1 (decoupled to ground via a capacitor)
AGND6 19 analog ground 6
SDATA 20 serial data input for the 4 control DACs (9-bit DAC for AGC gain, 8-bit DAC for frequency cut-off;
additional 8-bit DAC for OFD output voltage; 10-bit DAC for ADC clamp level and the standby
mode per block and edge pulse control); see Fig.3, Fig.4 and Table 1
SCLK 21 serial clock input for the control DACs and their serial interface; see Fig.3, Fig.4 and Table 1
SEN 22 enable input for the serial interface shift register (active when SEN = logic 0); see Fig.3, Fig.4 and
Table 1
STDBY 23 standby control (active HIGH); all the output bits are logic 0 when standby is enabled
V
CCD1
24 digital supply voltage 1
DGND1 25 digital ground 1
D0 26 ADC digital output 0 (LSB)
D1 27 ADC digital output 1
D2 28 ADC digital output 2
D3 29 ADC digital output 3
D4 30 ADC digital output 4
D5 31 ADC digital output 5
D6 32 ADC digital output 6
D7 33 ADC digital output 7
D8 34 ADC digital output 8
D9 35 ADC digital output 9 (MSB)
OGND 36 digital output ground
2002 Oct 23 6
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
V
CCO
37 digital output supply voltage
OE 38 output enable (active LOW: digital outputs active; active HIGH: digital outputs high impedance)
V
CCD2
39 digital supply voltage 2
DGND2 40 digital ground 2
CLK 41 ADC clock input
CLPDM 42 clamp pulse input at dummy pixel
SHP 43 pre-set sample-and-hold pulse input
SHD 44 data sample-and-hold pulse input
V
CCA3
45 analog supply voltage 3
INP 46 pre-set input signal from CCD
IND 47 data input signal from CCD
AGND3 48 analog ground 3
SYMBOL PIN DESCRIPTION
Fig.2 Pin configuration.
1
2
3
4
5
6
7
8
9
10
11
36
35
34
33
32
31
30
29
28
27
26
13
14
15
16
17
18
19
20
21
22
23
48
47
46
45
44
43
42
41
40
39
38
12
24 37
25
TDA8783HL
MGM492
OGND
D9
D8
D7
D5
D4
D3
D2
D1
D0
DGND1
CLPOB
AGND4
OFDOUT
AMPOUT
AGND1
V
CCA1
CPCDS
AGND5
CLPADC
V
ref
D6
IND
INP
V
CCA3
SHD
SHP
CLPDM
DGND2
V
CCD2
OE
V
CCO
AGND3
CLK
AGCOUT
ADCIN
AGND2
V
CCA2
V
RB
V
RT
DEC1
AGND6
SDATA
SEN
STDBY
V
CCD1
DACOUT
SCLK
2002 Oct 23 7
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 60134).
Note
1. The supply voltages V
CCA
, V
CCD
and V
CCO
may have any value between 0.3 and +7.0 V provided that the supply
voltage difference V
CC
remains as indicated.
HANDLING
Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is
desirable to take normal precautions appropriate to handling integrated circuits.
THERMAL CHARACTERISTICS
SYMBOL PARAMETER CONDITIONS MIN. MAX. UNIT
V
CCA
analog supply voltage note 1 0.3 +7.0 V
V
CCD
digital supply voltage note 1 0.3 +7.0 V
V
CCO
output stages supply voltage note 1 0.3 +7.0 V
V
CC
supply voltage difference
between V
CCA
and V
CCD
1.0 +1.0 V
between V
CCA
and V
CCO
1.0 +4.0 V
between V
CCD
and V
CCO
1.0 +4.0 V
V
i
input voltage referenced to AGND 0.3 +7.0 V
V
CLK(p-p)
AC input voltage for switching
(peak-to-peak value)
referenced to DGND V
CCD
V
I
o
output current 10 mA
T
stg
storage temperature 55 +150 °C
T
amb
ambient temperature 20 +75 °C
T
j
junction temperature 150 °C
SYMBOL PARAMETER CONDITIONS VALUE UNIT
R
th(j-a)
thermal resistance from junction to ambient in free air 76 K/W
2002 Oct 23 8
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
CHARACTERISTICS
V
CCA
=V
CCD
=5V; V
CCO
=3V; f
CLK
= 27 MHz; T
amb
=25°C; unless otherwise specified.
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
Supplies
V
CCA
analog supply voltage 4.75 5 5.25 V
V
CCD
digital supply voltage 4.75 5 5.25 V
V
CCO
digital outputs supply voltage 2.5 3 5.25 V
I
CCA
analog supply current 78 95 mA
I
CCD
digital supply current 18 20 mA
I
CCO
digital outputs supply current C
L
= 20 pF on all data
outputs; ramp input
1 mA
Digital inputs
C
LOCK INPUT: CLK (REFERENCED TO DGND)
V
IL
LOW-level input voltage 0 0.8 V
V
IH
HIGH-level input voltage 2.0 V
CCD
V
I
IL
LOW-level input current V
CLK
= 0.8 V 1 +1 µA
I
IH
HIGH-level input current V
CLK
= 2.0 V −−20 µA
Z
i
input impedance f
CLK
= 27 MHz 46 k
C
i
input capacitance f
CLK
= 27 MHz 1 pF
INPUTS: SHP AND SHD
V
IL
LOW-level input voltage 0 0.8 V
V
IH
HIGH-level input voltage 2.0 V
CCD
V
I
IL
LOW-level input current V
IL
= 0.8 V −−6−µA
I
IH
HIGH-level input current V
IH
= 2.0 V 0 −µA
INPUTS: SEN, SCLK, SDATA, OE, STDBY, CLPDM, CLPOB AND CLPADC
V
IL
LOW-level input voltage 0 0.8 V
V
IH
HIGH-level input voltage 2.0 V
CCD
V
I
i
input current 2 +2 µA
Correlated Double Sampling (CDS); note 1
V
i(CDS)(p-p)
CDS input amplitude pin 47
(peak-to-peak value)
400 1200 mV
I
CPCDS,
I
INP,
I
IND
input current pins 8, 46 and 47 2 +2 µA
t
CDS(min)
CDS control pulses minimum
active time
f
i(CDS1,2)
=f
CLK(pix)
;
V
i(CDS)(p-p)
= 600 mV
black-to-white transition in
1 pixel (±1 LSB typ.);
f
cut(CDS)
= 120 MHz;
f
cut(AGC)
= 54 MHz
8 −−ns
t
hd1
hold time INP comparedto control
pulse SHP
see Fig.5 1 ns
2002 Oct 23 9
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
t
hd2
hold time of IND compared to
control pulse SHD
see Fig.5 1 ns
t
set(CDS)
CDS settling time see Fig.12; control DAC
4 bits input code;
AGC gain = 0 dB;
f
cut(AGC)
= 54 MHz;
V
i(CDS)
= 600 mV (p-p)
black-to-white transition in
1 pixel (±1 LSB typ.)
0000 8 ns
0001 21 ns
0010 42 ns
0011 52 ns
0100 82 ns
0111 94 ns
1000 195 ns
1011 219 ns
1111 280 ns
Amplifier outputs
G
AMPOUT
output amplifier gain 6 dB
Z
AMPOUT
output amplifier impedance 300 −Ω
V
AMPOUT(p-p)
output amplifier dynamic voltage
(peak-to-peak value)
2.4 V
V
AMPOUT(bl)
output amplifier black level
voltage
1.5 V
V
AGCOUT(p-p)
AGC output amplifier dynamic
voltage level (peak-to-peak value)
2000 mV
V
AGCOUT(bl)
AGC output amplifier black level
voltage
V
ref
connected to DACOUT V
ref
V
Z
AGCOUT
AGC output amplifier output
impedance
at 10 kHz 5 −Ω
I
AGCOUT
AGC output static drive current static −−1mA
G
AGC(min)
minimum gain of AGC circuit AGC DAC input code = 00
(9-bit control); see Fig.7
4.5 dB
G
AGC(max)
maximum gain of AGC circuit AGC DAC input code 319
(9-bit control); see Fig.7
34.5 dB
f
cut(AGC)
cut-off frequency AGC 4-bit control DAC
input code = 00 54 MHz
input code = 15 4 MHz
other codes see Fig.13
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
2002 Oct 23 10
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Clamps
g
m(ADC)
ADC clamp transconductance at clamp level 7 mS
g
m(CDS)
CDS clamp transconductance at clamp level 1.5 mS
Analog-to-Digital Converter (ADC)
f
CLK(max)
maximum clock frequency 40 −−MHz
t
CPH
clock pulse width HIGH 12 −−ns
t
CPL
clock pulse width LOW 12 −−ns
SR
CLK
clock input slew rate (rising and
falling edge)
10% to 90% 0.5 −−V/ns
V
i(ADC)(p-p)
ADC input voltage level
(peak-to-peak value)
2 V
V
RB
ADC reference voltage output
code 0
1.5 V
V
RT
ADC reference voltage output
code 1023
3.5 V
I
ADCIN
ADC input current 2 +120 µA
INL integral non-linearity ramp input −±0.6 ±1.5 LSB
DNL differential non-linearity ramp input −±0.2 ±0.75 LSB
t
d(s)
sampling delay time −−5ns
Total chain characteristics (CDS + AGC + ADC)
t
d
delay between SHD and CLK 50% at rising edges
CLK and SHD: transitionfull
scale code 0 to 1023;
f
cut(CDS)
= 120 MHz;
f
cut(AGC)
= 54 MHz;
V
i(CDS)
= 600 mV
30 ns
N
tot(rms)
total output noise (RMS value) f
cut(CDS)
= 120 MHz;
f
cut(AGC)
= 40 MHz; note 2
G
AGC
= 4.5 dB 0.125 LSB
G
AGC
= 34.5 dB 1.6 LSB
V
offset(fl-d)
maximum offset between CCD
floating level and CCD dark pixel
level
200 +200 mV
V
n(i)(eq)(rms)
equivalent input noise voltage
(RMS value)
AGC gain = 34.5 dB 125 −µV
AGC gain = 4.5 dB 150 −µV
Digital-to-Analog Converter (OFDOUT)
V
OFDOUT(p-p)
additional 8-bit control DAC
(OFD) output voltage
(peak-to-peak value)
1.4 V
V
OFDOUT(0)
DC output voltage for code 0 2.3 V
V
OFDOUT(255)
DC output voltage for code 255 3.7 V
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
2002 Oct 23 11
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Notes
1. More information about CDS related signals is available in the following figures: The clamp current for pin CPCDS is
given in Fig. 9, clamp current for pins IND and INP in Fig 10 and for clamp current for pin V
ref
in Fig 11. The CDS
output amplitude is shown in Fig. 14
2. Noisemeasurement at ADCoutputs: the couplingcapacitorat theinputis connected toground,so thatonlythe noise
contributionofthefront-end is evaluated. Thefront-endoperatesat18 Mpixwithaline of 1024 pixels.Thefirst40 are
used to run CLPOB and the last 40 to run CLPDM. Data at the ADC outputs is measured during the other pixels.
The differences between the types of codes statistic is then computed; the result is the noise. No quantization noise
is taken into account as no signal is input. Figure15 gives noise figure graphs with signal input.
3. Depending on operating pixel frequency, the output voltage and capacitance must be determined according to the
output delay timings (t
o(d)
), see Fig.5.
Z
OFDOUT
additional 8-bit control DAC
(OFD) output impedance
2000 −Ω
I
OFDOUT
OFD output current drive static −−50 µA
ADC clamp control DAC (see Fig.8)
V
DACOUT(p-p)
ADC clamp 10-bit control DAC
output voltage (peak-to-peak
value)
1 V
V
DACOUT
DC output voltage code 0 1.5 V
code 1023 2.5 V
Z
DACOUT
ADC clamp control DAC output
impedance
−−250
I
DACOUT
DAC output current drive static −−50 µA
OFE
LOOP
maximum offset error of
DAC + ADC clamp loop
code 0 −±5LSB
code 1023 −±5LSB
Digital outputs (f
CLK
= 40 MHz; C
L
= 20 pF); note 3
V
OH
HIGH-level output voltage I
OH
= 1mA V
CCO
0.5 V
CCO
V
V
OL
LOW-level output voltage I
OL
=1mA 0 0.5 V
I
OZ
output current in 3-state mode 0V<V
o
<V
CCO
20 +20 µA
t
o(h)
output hold time 8 −−ns
t
o(d)
output delay time C
L
= 20 pF; V
CCO
=5V 17 23 ns
C
L
= 10 pF; V
CCO
=5V 15 21 ns
C
L
= 20 pF; V
CCO
=3V 20 29 ns
C
L
= 10 pF; V
CCO
=3V 17 25 ns
C
L
= 20 pF; V
CCO
= 2.5 V 22 33 ns
C
L
= 10 pF; V
CCO
= 2.5 V 18 28 ns
Serial interface
f
SCLK(max)
maximum frequency of serial
interface
5 −−MHz
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
2002 Oct 23 12
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.3 Serial interface block diagram.
handbook, full pagewidth
OFD
LATCHES
AGC GAIN
LATCHES
FREQUENCY
LATCHES
PARTIAL
STANDBY
AND EDGE
CLAMP
REFERENCE
LATCHES
LATCH
SELECTION
D0
LSB MSB
SDATA
SCLK
SEN
8-bit DAC 10-bit DAC
MGM515
AGC control frequency
control
CDS and AGC
standby
control
or edge clocks
D1 D2 D3 D4 D5
10
D6
SHIFT REGISTER
D7 D8 D9 A0 A1 A2
8
(D7 to D0)
9
(D8 to D0)
8
(D7 to D0)
7
(D6 to D0)
10
(D9 to D0)
Fig.4 Loading sequence of control DACs input data via the serial interface.
handbook, full pagewidth
MGE373
A2SDATA
SCLK
SEN
A1 A0 D9 D7 D6 D5 D4 D3
MSB LSB
D2 D1 D0
t
hd3
t
su3
t
su1
t
hd4
t
su2
D8
t
su1
=t
su2
=t
su3
= 4 ns (min.); t
hd3
=t
hd4
= 4 ns (min.).
2002 Oct 23 13
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Table 1 Serial interface programming
Note
1. When CLPADC is HIGH (D4 = 1: serial interface), the ADC input is clamped to voltage level V
ref
.
V
ref
is connected to ground via a capacitor.
Table 2 Standby selection
ADDRESS BITS
DATA BITS D9 to D0
A2 A1 A0
0 0 0 OFD output control (D7 to D0).
0 0 1 Cut-off frequency of CDS and AGC. Only the 4 LSBs (D3 to D0) are used for
CDS. D4 to D7 are used for AGC. D8 and D9 should be set to logic 0.
0 1 0 AGC gain control (D8 to D0).
0 1 1 Partial standby controls for power consumption optimization. Only the 4 LSBs
(D3 to D0) are used. Edge control for pulses SHP, SHD, CLAMP and
clock ADC:
D0 = 1: CDS + AGC in standby; I
CCA
+I
CCD
=35mA
D1 = 1: OFD DAC in standby; I
CCA
+I
CCD
=95mA
D2 = 1: 6 dB amplifier (output on AMPOUT pin) in standby;
I
CCA
+I
CCD
= 95.5 mA
D3 = 1: SHP and SHD activated with falling edge (for positive pulse)
D4 = 1: CLPDM, CLPOB and CLPADC activated on HIGH level; note 1
D5 = 0: CLKADC activated with falling edge
D6 must be set to logic 0.
1 0 0 Clamp reference DAC (D9 to D0).
STDBY DATA BITS D9 to D0 I
CCA
+I
CCD
(TYP.)
1LOW4mA
0 active 96 mA
2002 Oct 23 14
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
handbook, full pagewidth
MGR395
N
IND
SHP 1.4 V
SHD
CLK
ADCIN
DATA
N + 3N + 2N + 1
N 1
N
N
t
CDS
t
CPH
t
d(s)
t
d
t
o(d)
t
o(h)
t
n(IN; SHP)
t
n(IN; SHD)
90%
10%
1.4 V
1.4 V
N 3N 2
Fig.5 Pixel frequency timing diagram.
2002 Oct 23 15
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.6 Line frequency timing diagram.
(1) When dummy pixels are not available.
handbook, full pagewidth
MGR396
CLPADC
(active HIGH)
CLPDM
(active HIGH)
CLPOB
(active HIGH)
OPTICAL BLACK HORIZONTAL FLYBLACK DUMMY VIDEOVIDEOAGCOUT
CLPDM
CLPADC
WINDOW
CLPOB
WINDOW
(1)
(1)
1 pixel
CLPDM
CLPADC
WINDOW
1 pixel
2002 Oct 23 16
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.7 AGC gain as a function of DAC input code.
handbook, halfpage
MGM507
G
AGC
(dB)
34.5
4.5
0 319
511
AGC control DAC input code
Fig.8 DAC voltage output as a function of DAC input code.
handbook, full pagewidth
0
ADC CLAMP DAC
voltage
output
(V)
2.5
1.5
1023
ADC CLAMP control DAC input code
MGM508
0
OFD DAC
voltage
output
(V)
3.7
2.3
255
OFD control DAC input code
2002 Oct 23 17
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.9 Typical clamp current for pin CPCDS.
handbook, halfpage
MGR397
+100
0
100
I
(µA)
V (V)
200 mV
2.00
Fig.10 Typical clamp current for pins IND and INP.
handbook, halfpage
MGR398
+300
0
300
I
(µA)
V (V)
400 mV
2.85
Fig.11 Typical clamp current for pin V
ref
.
handbook, halfpage
MGR399
+200
0
200
I
(µA)
V (V)
400 mV
V
ref
2002 Oct 23 18
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.12 CDS settling time and bandwidth.
(1) f
cut
.
(2) t
set
(10 bits accuracy).
(3) t
set
(9 bits accuracy).
(4) t
set
(8 bits accuracy).
handbook, full pagewidth
160
120
40
0
80
MGR441
F05A16B27C38D49E
4-bit control DAC input code
f
cut
(MHz)
300
250
50
0
150
100
200
t
set
(ns)
(2)
(4)
(1)
(3)
2002 Oct 23 19
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.13 AGC bandwidth.
handbook, full pagewidth
F
60
40
20
0
05A16B27C38D49E
MGR401
4-bit control DAC input code
f
cut
(MHz)
Fig.14 CDS output.
handbook, full pagewidth
1.6
1.6
1.2
0.4
0
0 0.4 1.2
0.8
0.80.2 0.6 1.41.0
MGR442
V
i(CDS)(p-p)
(V)
V
o(CDS)(p-p)
(V)
(2)
(3)
(4)
(6)
(5)
(1)
(1) t
set(CDS)
=12ns
(2) t
set(CDS)
=10ns
(3) t
set(CDS)
=8ns
(4) t
set(CDS)
=7ns
(5) t
set(CDS)
=6ns
(6) t
set(CDS)
=5ns
2002 Oct 23 20
Philips Semiconductors Product specification
40 Msps, 10-bit analog-to-digital
interface for CCD cameras
TDA8783
Fig.15 Output noise (RMS value).
(1) f
pix
= 27 MHz; control DAC = 00H; f
cut(CDS)
= 120 MHz; f
cut(AGC)
= 54 MHz.
(2) f
pix
= 18 MHz; control DAC = 10H; f
cut(CDS)
= 120 MHz; f
cut(AGC)
= 40 MHz.
(3) f
pix
= 10 MHz; control DAC = 31H; f
cut(CDS)
= 80 MHz; f
cut(AGC)
= 30 MHz.
(4) f
pix
= 5 MHz; control DAC = 43H; f
cut(CDS)
= 35 MHz; f
cut(AGC)
= 12 MHz.
(5) f
pix
= 1 MHz; control DAC = F8H; f
cut(CDS)
= 6 MHz; f
cut(AGC)
= 4 MHz.
(6) f
pix
= 375 kHz; control DAC = FFH; f
cut(CDS)
= 4 MHz; f
cut(AGC)
= 4 MHz.
handbook, full pagewidth
13F
code
3
2
1
0
00 40 80 C0 100
(34.5)(4.5) (10.5) (16.5) (22.5) (28.5)
MGR443
G
AGC
(dB)
N
tot(rms)
(LSB)
(3)
(2)
(5)
(4)
(6)
(1)
  • Page 1 1
  • Page 2 2
  • Page 3 3
  • Page 4 4
  • Page 5 5
  • Page 6 6
  • Page 7 7
  • Page 8 8
  • Page 9 9
  • Page 10 10
  • Page 11 11
  • Page 12 12
  • Page 13 13
  • Page 14 14
  • Page 15 15
  • Page 16 16
  • Page 17 17
  • Page 18 18
  • Page 19 19
  • Page 20 20
  • Page 21 21
  • Page 22 22
  • Page 23 23
  • Page 24 24
  • Page 25 25
  • Page 26 26
  • Page 27 27
  • Page 28 28

Philips TDA8783 User manual

Category
Security cameras
Type
User manual

Philips TDA8783 is a 40 Msps, 10-bit analog-to-digital interface specifically designed for CCD cameras. It offers correlated double sampling (CDS), automatic gain control (AGC), a low-power 10-bit ADC, and a reference voltage regulator, all integrated into a single chip. The CDS and AGC have adjustable bandwidths, allowing you to optimize the performance of your camera system. With its programmable features and various control options, the TDA8783 provides flexibility and customization for your specific application needs.

Ask a question and I''ll find the answer in the document

Finding information in a document is now easier with AI